2 * Copyright 2014 Carlo Caione <carlo@caione.org>
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
9 * a) This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of the
12 * License, or (at your option) any later version.
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
24 * b) Permission is hereby granted, free of charge, to any person
25 * obtaining a copy of this software and associated documentation
26 * files (the "Software"), to deal in the Software without
27 * restriction, including without limitation the rights to use,
28 * copy, modify, merge, publish, distribute, sublicense, and/or
29 * sell copies of the Software, and to permit persons to whom the
30 * Software is furnished to do so, subject to the following
33 * The above copyright notice and this permission notice shall be
34 * included in all copies or substantial portions of the Software.
36 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
37 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
38 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
39 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
40 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
41 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
42 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
43 * OTHER DEALINGS IN THE SOFTWARE.
46 #include <dt-bindings/clock/meson8b-clkc.h>
47 #include <dt-bindings/gpio/meson8-gpio.h>
48 #include <dt-bindings/reset/amlogic,meson8b-clkc-reset.h>
49 #include <dt-bindings/reset/amlogic,meson8b-reset.h>
53 model = "Amlogic Meson8 SoC";
54 compatible = "amlogic,meson8";
62 compatible = "arm,cortex-a9";
63 next-level-cache = <&L2>;
65 enable-method = "amlogic,meson8-smp";
66 resets = <&clkc CLKC_RESET_CPU0_SOFT_RESET>;
71 compatible = "arm,cortex-a9";
72 next-level-cache = <&L2>;
74 enable-method = "amlogic,meson8-smp";
75 resets = <&clkc CLKC_RESET_CPU1_SOFT_RESET>;
80 compatible = "arm,cortex-a9";
81 next-level-cache = <&L2>;
83 enable-method = "amlogic,meson8-smp";
84 resets = <&clkc CLKC_RESET_CPU2_SOFT_RESET>;
89 compatible = "arm,cortex-a9";
90 next-level-cache = <&L2>;
92 enable-method = "amlogic,meson8-smp";
93 resets = <&clkc CLKC_RESET_CPU3_SOFT_RESET>;
98 compatible = "arm,cortex-a9-pmu";
99 interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
100 <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
101 <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
102 <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
103 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
107 #address-cells = <1>;
111 /* 2 MiB reserved for Hardware ROM Firmware? */
113 reg = <0x0 0x200000>;
118 * 1 MiB reserved for the "ARM Power Firmware": this is ARM
119 * code which is responsible for system suspend. It loads a
120 * piece of ARC code ("arc_power" in the vendor u-boot tree)
121 * into SRAM, executes that and shuts down the (last) ARM core.
122 * The arc_power firmware then checks various wakeup sources
123 * (IR remote receiver, HDMI CEC, WIFI and Bluetooth wakeup or
124 * simply the power key) and re-starts the ARM core once it
125 * detects a wakeup request.
127 power-firmware@4f00000 {
128 reg = <0x4f00000 0x100000>;
134 compatible = "arm,cortex-a9-scu";
135 reg = <0xc4300000 0x100>;
141 compatible = "amlogic,meson8-pmu", "syscon";
145 pinctrl_aobus: pinctrl@84 {
146 compatible = "amlogic,meson8-aobus-pinctrl";
148 #address-cells = <1>;
152 gpio_ao: ao-bank@14 {
156 reg-names = "mux", "pull", "gpio";
159 gpio-ranges = <&pinctrl_aobus 0 0 16>;
162 uart_ao_a_pins: uart_ao_a {
164 groups = "uart_tx_ao_a", "uart_rx_ao_a";
165 function = "uart_ao";
170 i2c_ao_pins: i2c_mst_ao {
172 groups = "i2c_mst_sck_ao", "i2c_mst_sda_ao";
173 function = "i2c_mst_ao";
178 ir_recv_pins: remote {
180 groups = "remote_input";
186 pwm_f_ao_pins: pwm-f-ao {
189 function = "pwm_f_ao";
197 clkc: clock-controller@4000 {
200 compatible = "amlogic,meson8-clkc";
201 reg = <0x8000 0x4>, <0x4000 0x400>;
204 reset: reset-controller@4404 {
205 compatible = "amlogic,meson8b-reset";
210 analog_top: analog-top@81a8 {
211 compatible = "amlogic,meson8-analog-top", "syscon";
216 compatible = "amlogic,meson8-pwm", "amlogic,meson8b-pwm";
222 pinctrl_cbus: pinctrl@9880 {
223 compatible = "amlogic,meson8-cbus-pinctrl";
225 #address-cells = <1>;
234 reg-names = "mux", "pull", "pull-enable", "gpio";
237 gpio-ranges = <&pinctrl_cbus 0 0 120>;
242 groups = "sd_d0_a", "sd_d1_a", "sd_d2_a",
243 "sd_d3_a", "sd_clk_a", "sd_cmd_a";
251 groups = "sd_d0_b", "sd_d1_b", "sd_d2_b",
252 "sd_d3_b", "sd_clk_b", "sd_cmd_b";
260 groups = "sd_d0_c", "sd_d1_c", "sd_d2_c",
261 "sd_d3_c", "sd_clk_c", "sd_cmd_c";
269 groups = "nor_d", "nor_q", "nor_c", "nor_cs";
277 groups = "eth_tx_clk_50m", "eth_tx_en",
278 "eth_txd1", "eth_txd0",
279 "eth_rx_clk_in", "eth_rx_dv",
280 "eth_rxd1", "eth_rxd0", "eth_mdio",
282 function = "ethernet";
295 uart_a1_pins: uart-a1 {
297 groups = "uart_tx_a1",
304 uart_a1_cts_rts_pins: uart-a1-cts-rts {
306 groups = "uart_cts_a1",
317 compatible = "amlogic,meson8-smp-sram";
323 compatible = "amlogic,meson8-efuse";
324 clocks = <&clkc CLKID_EFUSE>;
325 clock-names = "core";
329 clocks = <&clkc CLKID_ETH>;
330 clock-names = "stmmaceth";
334 compatible = "amlogic,meson8-gpio-intc", "amlogic,meson-gpio-intc";
339 compatible = "amlogic,meson8-rng", "amlogic,meson-rng";
340 clocks = <&clkc CLKID_RNG0>;
341 clock-names = "core";
345 clocks = <&clkc CLKID_CLK81>;
349 clocks = <&clkc CLKID_CLK81>;
353 clocks = <&clkc CLKID_CLK81>;
357 arm,data-latency = <3 3 3>;
358 arm,tag-latency = <2 2 2>;
359 arm,filter-ranges = <0x100000 0xc0000000>;
361 prefetch-instr = <1>;
366 compatible = "amlogic,meson8-pwm", "amlogic,meson8b-pwm";
370 compatible = "amlogic,meson8-pwm", "amlogic,meson8b-pwm";
374 compatible = "amlogic,meson8-saradc", "amlogic,meson-saradc";
375 clocks = <&clkc CLKID_XTAL>,
376 <&clkc CLKID_SAR_ADC>;
377 clock-names = "clkin", "core";
381 compatible = "amlogic,meson8-sdio", "amlogic,meson-mx-sdio";
382 clocks = <&clkc CLKID_SDIO>, <&clkc CLKID_CLK81>;
383 clock-names = "core", "clkin";
387 clocks = <&clkc CLKID_CLK81>;
391 compatible = "amlogic,meson8-uart", "amlogic,meson-uart";
392 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_CLK81>;
393 clock-names = "baud", "xtal", "pclk";
397 compatible = "amlogic,meson8-uart", "amlogic,meson-uart";
398 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART0>;
399 clock-names = "baud", "xtal", "pclk";
403 compatible = "amlogic,meson8-uart", "amlogic,meson-uart";
404 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART1>;
405 clock-names = "baud", "xtal", "pclk";
409 compatible = "amlogic,meson8-uart", "amlogic,meson-uart";
410 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART2>;
411 clock-names = "baud", "xtal", "pclk";
415 compatible = "amlogic,meson8-usb", "snps,dwc2";
416 clocks = <&clkc CLKID_USB0_DDR_BRIDGE>;
421 compatible = "amlogic,meson8-usb", "snps,dwc2";
422 clocks = <&clkc CLKID_USB1_DDR_BRIDGE>;
427 compatible = "amlogic,meson8-usb2-phy", "amlogic,meson-mx-usb2-phy";
428 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB0>;
429 clock-names = "usb_general", "usb";
430 resets = <&reset RESET_USB_OTG>;
434 compatible = "amlogic,meson8-usb2-phy", "amlogic,meson-mx-usb2-phy";
435 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB1>;
436 clock-names = "usb_general", "usb";
437 resets = <&reset RESET_USB_OTG>;