Merge tag 'docs-4.15-2' of git://git.lwn.net/linux
[muen/linux.git] / drivers / gpu / drm / drm_edid.c
1 /*
2  * Copyright (c) 2006 Luc Verhaegen (quirks list)
3  * Copyright (c) 2007-2008 Intel Corporation
4  *   Jesse Barnes <jesse.barnes@intel.com>
5  * Copyright 2010 Red Hat, Inc.
6  *
7  * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8  * FB layer.
9  *   Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10  *
11  * Permission is hereby granted, free of charge, to any person obtaining a
12  * copy of this software and associated documentation files (the "Software"),
13  * to deal in the Software without restriction, including without limitation
14  * the rights to use, copy, modify, merge, publish, distribute, sub license,
15  * and/or sell copies of the Software, and to permit persons to whom the
16  * Software is furnished to do so, subject to the following conditions:
17  *
18  * The above copyright notice and this permission notice (including the
19  * next paragraph) shall be included in all copies or substantial portions
20  * of the Software.
21  *
22  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28  * DEALINGS IN THE SOFTWARE.
29  */
30 #include <linux/kernel.h>
31 #include <linux/slab.h>
32 #include <linux/hdmi.h>
33 #include <linux/i2c.h>
34 #include <linux/module.h>
35 #include <linux/vga_switcheroo.h>
36 #include <drm/drmP.h>
37 #include <drm/drm_edid.h>
38 #include <drm/drm_encoder.h>
39 #include <drm/drm_displayid.h>
40 #include <drm/drm_scdc_helper.h>
41
42 #include "drm_crtc_internal.h"
43
44 #define version_greater(edid, maj, min) \
45         (((edid)->version > (maj)) || \
46          ((edid)->version == (maj) && (edid)->revision > (min)))
47
48 #define EDID_EST_TIMINGS 16
49 #define EDID_STD_TIMINGS 8
50 #define EDID_DETAILED_TIMINGS 4
51
52 /*
53  * EDID blocks out in the wild have a variety of bugs, try to collect
54  * them here (note that userspace may work around broken monitors first,
55  * but fixes should make their way here so that the kernel "just works"
56  * on as many displays as possible).
57  */
58
59 /* First detailed mode wrong, use largest 60Hz mode */
60 #define EDID_QUIRK_PREFER_LARGE_60              (1 << 0)
61 /* Reported 135MHz pixel clock is too high, needs adjustment */
62 #define EDID_QUIRK_135_CLOCK_TOO_HIGH           (1 << 1)
63 /* Prefer the largest mode at 75 Hz */
64 #define EDID_QUIRK_PREFER_LARGE_75              (1 << 2)
65 /* Detail timing is in cm not mm */
66 #define EDID_QUIRK_DETAILED_IN_CM               (1 << 3)
67 /* Detailed timing descriptors have bogus size values, so just take the
68  * maximum size and use that.
69  */
70 #define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE    (1 << 4)
71 /* Monitor forgot to set the first detailed is preferred bit. */
72 #define EDID_QUIRK_FIRST_DETAILED_PREFERRED     (1 << 5)
73 /* use +hsync +vsync for detailed mode */
74 #define EDID_QUIRK_DETAILED_SYNC_PP             (1 << 6)
75 /* Force reduced-blanking timings for detailed modes */
76 #define EDID_QUIRK_FORCE_REDUCED_BLANKING       (1 << 7)
77 /* Force 8bpc */
78 #define EDID_QUIRK_FORCE_8BPC                   (1 << 8)
79 /* Force 12bpc */
80 #define EDID_QUIRK_FORCE_12BPC                  (1 << 9)
81 /* Force 6bpc */
82 #define EDID_QUIRK_FORCE_6BPC                   (1 << 10)
83 /* Force 10bpc */
84 #define EDID_QUIRK_FORCE_10BPC                  (1 << 11)
85
86 struct detailed_mode_closure {
87         struct drm_connector *connector;
88         struct edid *edid;
89         bool preferred;
90         u32 quirks;
91         int modes;
92 };
93
94 #define LEVEL_DMT       0
95 #define LEVEL_GTF       1
96 #define LEVEL_GTF2      2
97 #define LEVEL_CVT       3
98
99 static const struct edid_quirk {
100         char vendor[4];
101         int product_id;
102         u32 quirks;
103 } edid_quirk_list[] = {
104         /* Acer AL1706 */
105         { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
106         /* Acer F51 */
107         { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
108         /* Unknown Acer */
109         { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
110
111         /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
112         { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
113
114         /* Belinea 10 15 55 */
115         { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
116         { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
117
118         /* Envision Peripherals, Inc. EN-7100e */
119         { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
120         /* Envision EN2028 */
121         { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
122
123         /* Funai Electronics PM36B */
124         { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
125           EDID_QUIRK_DETAILED_IN_CM },
126
127         /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
128         { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
129
130         /* LG Philips LCD LP154W01-A5 */
131         { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
132         { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
133
134         /* Philips 107p5 CRT */
135         { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
136
137         /* Proview AY765C */
138         { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
139
140         /* Samsung SyncMaster 205BW.  Note: irony */
141         { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
142         /* Samsung SyncMaster 22[5-6]BW */
143         { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
144         { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
145
146         /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
147         { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
148
149         /* ViewSonic VA2026w */
150         { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
151
152         /* Medion MD 30217 PG */
153         { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
154
155         /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
156         { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
157
158         /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
159         { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
160 };
161
162 /*
163  * Autogenerated from the DMT spec.
164  * This table is copied from xfree86/modes/xf86EdidModes.c.
165  */
166 static const struct drm_display_mode drm_dmt_modes[] = {
167         /* 0x01 - 640x350@85Hz */
168         { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
169                    736, 832, 0, 350, 382, 385, 445, 0,
170                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
171         /* 0x02 - 640x400@85Hz */
172         { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
173                    736, 832, 0, 400, 401, 404, 445, 0,
174                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
175         /* 0x03 - 720x400@85Hz */
176         { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
177                    828, 936, 0, 400, 401, 404, 446, 0,
178                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
179         /* 0x04 - 640x480@60Hz */
180         { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
181                    752, 800, 0, 480, 490, 492, 525, 0,
182                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
183         /* 0x05 - 640x480@72Hz */
184         { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
185                    704, 832, 0, 480, 489, 492, 520, 0,
186                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
187         /* 0x06 - 640x480@75Hz */
188         { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
189                    720, 840, 0, 480, 481, 484, 500, 0,
190                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
191         /* 0x07 - 640x480@85Hz */
192         { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
193                    752, 832, 0, 480, 481, 484, 509, 0,
194                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
195         /* 0x08 - 800x600@56Hz */
196         { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
197                    896, 1024, 0, 600, 601, 603, 625, 0,
198                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
199         /* 0x09 - 800x600@60Hz */
200         { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
201                    968, 1056, 0, 600, 601, 605, 628, 0,
202                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
203         /* 0x0a - 800x600@72Hz */
204         { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
205                    976, 1040, 0, 600, 637, 643, 666, 0,
206                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
207         /* 0x0b - 800x600@75Hz */
208         { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
209                    896, 1056, 0, 600, 601, 604, 625, 0,
210                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
211         /* 0x0c - 800x600@85Hz */
212         { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
213                    896, 1048, 0, 600, 601, 604, 631, 0,
214                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
215         /* 0x0d - 800x600@120Hz RB */
216         { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
217                    880, 960, 0, 600, 603, 607, 636, 0,
218                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
219         /* 0x0e - 848x480@60Hz */
220         { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
221                    976, 1088, 0, 480, 486, 494, 517, 0,
222                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
223         /* 0x0f - 1024x768@43Hz, interlace */
224         { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
225                    1208, 1264, 0, 768, 768, 776, 817, 0,
226                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
227                    DRM_MODE_FLAG_INTERLACE) },
228         /* 0x10 - 1024x768@60Hz */
229         { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
230                    1184, 1344, 0, 768, 771, 777, 806, 0,
231                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
232         /* 0x11 - 1024x768@70Hz */
233         { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
234                    1184, 1328, 0, 768, 771, 777, 806, 0,
235                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
236         /* 0x12 - 1024x768@75Hz */
237         { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
238                    1136, 1312, 0, 768, 769, 772, 800, 0,
239                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
240         /* 0x13 - 1024x768@85Hz */
241         { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
242                    1168, 1376, 0, 768, 769, 772, 808, 0,
243                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
244         /* 0x14 - 1024x768@120Hz RB */
245         { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
246                    1104, 1184, 0, 768, 771, 775, 813, 0,
247                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
248         /* 0x15 - 1152x864@75Hz */
249         { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
250                    1344, 1600, 0, 864, 865, 868, 900, 0,
251                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
252         /* 0x55 - 1280x720@60Hz */
253         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
254                    1430, 1650, 0, 720, 725, 730, 750, 0,
255                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
256         /* 0x16 - 1280x768@60Hz RB */
257         { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
258                    1360, 1440, 0, 768, 771, 778, 790, 0,
259                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
260         /* 0x17 - 1280x768@60Hz */
261         { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
262                    1472, 1664, 0, 768, 771, 778, 798, 0,
263                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
264         /* 0x18 - 1280x768@75Hz */
265         { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
266                    1488, 1696, 0, 768, 771, 778, 805, 0,
267                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
268         /* 0x19 - 1280x768@85Hz */
269         { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
270                    1496, 1712, 0, 768, 771, 778, 809, 0,
271                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
272         /* 0x1a - 1280x768@120Hz RB */
273         { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
274                    1360, 1440, 0, 768, 771, 778, 813, 0,
275                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
276         /* 0x1b - 1280x800@60Hz RB */
277         { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
278                    1360, 1440, 0, 800, 803, 809, 823, 0,
279                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
280         /* 0x1c - 1280x800@60Hz */
281         { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
282                    1480, 1680, 0, 800, 803, 809, 831, 0,
283                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
284         /* 0x1d - 1280x800@75Hz */
285         { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
286                    1488, 1696, 0, 800, 803, 809, 838, 0,
287                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
288         /* 0x1e - 1280x800@85Hz */
289         { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
290                    1496, 1712, 0, 800, 803, 809, 843, 0,
291                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
292         /* 0x1f - 1280x800@120Hz RB */
293         { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
294                    1360, 1440, 0, 800, 803, 809, 847, 0,
295                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
296         /* 0x20 - 1280x960@60Hz */
297         { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
298                    1488, 1800, 0, 960, 961, 964, 1000, 0,
299                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
300         /* 0x21 - 1280x960@85Hz */
301         { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
302                    1504, 1728, 0, 960, 961, 964, 1011, 0,
303                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
304         /* 0x22 - 1280x960@120Hz RB */
305         { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
306                    1360, 1440, 0, 960, 963, 967, 1017, 0,
307                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
308         /* 0x23 - 1280x1024@60Hz */
309         { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
310                    1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
311                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
312         /* 0x24 - 1280x1024@75Hz */
313         { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
314                    1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
315                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
316         /* 0x25 - 1280x1024@85Hz */
317         { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
318                    1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
319                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
320         /* 0x26 - 1280x1024@120Hz RB */
321         { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
322                    1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
323                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
324         /* 0x27 - 1360x768@60Hz */
325         { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
326                    1536, 1792, 0, 768, 771, 777, 795, 0,
327                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
328         /* 0x28 - 1360x768@120Hz RB */
329         { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
330                    1440, 1520, 0, 768, 771, 776, 813, 0,
331                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
332         /* 0x51 - 1366x768@60Hz */
333         { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
334                    1579, 1792, 0, 768, 771, 774, 798, 0,
335                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
336         /* 0x56 - 1366x768@60Hz */
337         { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
338                    1436, 1500, 0, 768, 769, 772, 800, 0,
339                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
340         /* 0x29 - 1400x1050@60Hz RB */
341         { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
342                    1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
343                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
344         /* 0x2a - 1400x1050@60Hz */
345         { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
346                    1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
347                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
348         /* 0x2b - 1400x1050@75Hz */
349         { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
350                    1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
351                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
352         /* 0x2c - 1400x1050@85Hz */
353         { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
354                    1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
355                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
356         /* 0x2d - 1400x1050@120Hz RB */
357         { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
358                    1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
359                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
360         /* 0x2e - 1440x900@60Hz RB */
361         { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
362                    1520, 1600, 0, 900, 903, 909, 926, 0,
363                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
364         /* 0x2f - 1440x900@60Hz */
365         { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
366                    1672, 1904, 0, 900, 903, 909, 934, 0,
367                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
368         /* 0x30 - 1440x900@75Hz */
369         { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
370                    1688, 1936, 0, 900, 903, 909, 942, 0,
371                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
372         /* 0x31 - 1440x900@85Hz */
373         { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
374                    1696, 1952, 0, 900, 903, 909, 948, 0,
375                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
376         /* 0x32 - 1440x900@120Hz RB */
377         { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
378                    1520, 1600, 0, 900, 903, 909, 953, 0,
379                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
380         /* 0x53 - 1600x900@60Hz */
381         { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
382                    1704, 1800, 0, 900, 901, 904, 1000, 0,
383                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
384         /* 0x33 - 1600x1200@60Hz */
385         { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
386                    1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
387                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
388         /* 0x34 - 1600x1200@65Hz */
389         { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
390                    1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
391                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
392         /* 0x35 - 1600x1200@70Hz */
393         { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
394                    1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
395                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
396         /* 0x36 - 1600x1200@75Hz */
397         { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
398                    1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
399                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
400         /* 0x37 - 1600x1200@85Hz */
401         { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
402                    1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
403                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
404         /* 0x38 - 1600x1200@120Hz RB */
405         { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
406                    1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
407                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
408         /* 0x39 - 1680x1050@60Hz RB */
409         { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
410                    1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
411                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
412         /* 0x3a - 1680x1050@60Hz */
413         { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
414                    1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
415                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
416         /* 0x3b - 1680x1050@75Hz */
417         { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
418                    1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
419                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
420         /* 0x3c - 1680x1050@85Hz */
421         { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
422                    1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
423                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
424         /* 0x3d - 1680x1050@120Hz RB */
425         { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
426                    1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
427                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
428         /* 0x3e - 1792x1344@60Hz */
429         { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
430                    2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
431                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
432         /* 0x3f - 1792x1344@75Hz */
433         { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
434                    2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
435                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
436         /* 0x40 - 1792x1344@120Hz RB */
437         { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
438                    1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
439                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
440         /* 0x41 - 1856x1392@60Hz */
441         { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
442                    2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
443                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
444         /* 0x42 - 1856x1392@75Hz */
445         { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
446                    2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
447                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
448         /* 0x43 - 1856x1392@120Hz RB */
449         { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
450                    1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
451                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
452         /* 0x52 - 1920x1080@60Hz */
453         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
454                    2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
455                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
456         /* 0x44 - 1920x1200@60Hz RB */
457         { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
458                    2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
459                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
460         /* 0x45 - 1920x1200@60Hz */
461         { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
462                    2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
463                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
464         /* 0x46 - 1920x1200@75Hz */
465         { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
466                    2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
467                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
468         /* 0x47 - 1920x1200@85Hz */
469         { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
470                    2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
471                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
472         /* 0x48 - 1920x1200@120Hz RB */
473         { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
474                    2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
475                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
476         /* 0x49 - 1920x1440@60Hz */
477         { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
478                    2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
479                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
480         /* 0x4a - 1920x1440@75Hz */
481         { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
482                    2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
483                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
484         /* 0x4b - 1920x1440@120Hz RB */
485         { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
486                    2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
487                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
488         /* 0x54 - 2048x1152@60Hz */
489         { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
490                    2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
491                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
492         /* 0x4c - 2560x1600@60Hz RB */
493         { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
494                    2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
495                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
496         /* 0x4d - 2560x1600@60Hz */
497         { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
498                    3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
499                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
500         /* 0x4e - 2560x1600@75Hz */
501         { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
502                    3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
503                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
504         /* 0x4f - 2560x1600@85Hz */
505         { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
506                    3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
507                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
508         /* 0x50 - 2560x1600@120Hz RB */
509         { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
510                    2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
511                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
512         /* 0x57 - 4096x2160@60Hz RB */
513         { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
514                    4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
515                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
516         /* 0x58 - 4096x2160@59.94Hz RB */
517         { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
518                    4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
519                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
520 };
521
522 /*
523  * These more or less come from the DMT spec.  The 720x400 modes are
524  * inferred from historical 80x25 practice.  The 640x480@67 and 832x624@75
525  * modes are old-school Mac modes.  The EDID spec says the 1152x864@75 mode
526  * should be 1152x870, again for the Mac, but instead we use the x864 DMT
527  * mode.
528  *
529  * The DMT modes have been fact-checked; the rest are mild guesses.
530  */
531 static const struct drm_display_mode edid_est_modes[] = {
532         { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
533                    968, 1056, 0, 600, 601, 605, 628, 0,
534                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
535         { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
536                    896, 1024, 0, 600, 601, 603,  625, 0,
537                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
538         { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
539                    720, 840, 0, 480, 481, 484, 500, 0,
540                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
541         { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
542                    704,  832, 0, 480, 489, 492, 520, 0,
543                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
544         { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
545                    768,  864, 0, 480, 483, 486, 525, 0,
546                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
547         { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
548                    752, 800, 0, 480, 490, 492, 525, 0,
549                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
550         { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
551                    846, 900, 0, 400, 421, 423,  449, 0,
552                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
553         { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
554                    846,  900, 0, 400, 412, 414, 449, 0,
555                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
556         { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
557                    1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
558                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
559         { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
560                    1136, 1312, 0,  768, 769, 772, 800, 0,
561                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
562         { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
563                    1184, 1328, 0,  768, 771, 777, 806, 0,
564                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
565         { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
566                    1184, 1344, 0,  768, 771, 777, 806, 0,
567                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
568         { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
569                    1208, 1264, 0, 768, 768, 776, 817, 0,
570                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
571         { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
572                    928, 1152, 0, 624, 625, 628, 667, 0,
573                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
574         { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
575                    896, 1056, 0, 600, 601, 604,  625, 0,
576                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
577         { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
578                    976, 1040, 0, 600, 637, 643, 666, 0,
579                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
580         { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
581                    1344, 1600, 0,  864, 865, 868, 900, 0,
582                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
583 };
584
585 struct minimode {
586         short w;
587         short h;
588         short r;
589         short rb;
590 };
591
592 static const struct minimode est3_modes[] = {
593         /* byte 6 */
594         { 640, 350, 85, 0 },
595         { 640, 400, 85, 0 },
596         { 720, 400, 85, 0 },
597         { 640, 480, 85, 0 },
598         { 848, 480, 60, 0 },
599         { 800, 600, 85, 0 },
600         { 1024, 768, 85, 0 },
601         { 1152, 864, 75, 0 },
602         /* byte 7 */
603         { 1280, 768, 60, 1 },
604         { 1280, 768, 60, 0 },
605         { 1280, 768, 75, 0 },
606         { 1280, 768, 85, 0 },
607         { 1280, 960, 60, 0 },
608         { 1280, 960, 85, 0 },
609         { 1280, 1024, 60, 0 },
610         { 1280, 1024, 85, 0 },
611         /* byte 8 */
612         { 1360, 768, 60, 0 },
613         { 1440, 900, 60, 1 },
614         { 1440, 900, 60, 0 },
615         { 1440, 900, 75, 0 },
616         { 1440, 900, 85, 0 },
617         { 1400, 1050, 60, 1 },
618         { 1400, 1050, 60, 0 },
619         { 1400, 1050, 75, 0 },
620         /* byte 9 */
621         { 1400, 1050, 85, 0 },
622         { 1680, 1050, 60, 1 },
623         { 1680, 1050, 60, 0 },
624         { 1680, 1050, 75, 0 },
625         { 1680, 1050, 85, 0 },
626         { 1600, 1200, 60, 0 },
627         { 1600, 1200, 65, 0 },
628         { 1600, 1200, 70, 0 },
629         /* byte 10 */
630         { 1600, 1200, 75, 0 },
631         { 1600, 1200, 85, 0 },
632         { 1792, 1344, 60, 0 },
633         { 1792, 1344, 75, 0 },
634         { 1856, 1392, 60, 0 },
635         { 1856, 1392, 75, 0 },
636         { 1920, 1200, 60, 1 },
637         { 1920, 1200, 60, 0 },
638         /* byte 11 */
639         { 1920, 1200, 75, 0 },
640         { 1920, 1200, 85, 0 },
641         { 1920, 1440, 60, 0 },
642         { 1920, 1440, 75, 0 },
643 };
644
645 static const struct minimode extra_modes[] = {
646         { 1024, 576,  60, 0 },
647         { 1366, 768,  60, 0 },
648         { 1600, 900,  60, 0 },
649         { 1680, 945,  60, 0 },
650         { 1920, 1080, 60, 0 },
651         { 2048, 1152, 60, 0 },
652         { 2048, 1536, 60, 0 },
653 };
654
655 /*
656  * Probably taken from CEA-861 spec.
657  * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
658  *
659  * Index using the VIC.
660  */
661 static const struct drm_display_mode edid_cea_modes[] = {
662         /* 0 - dummy, VICs start at 1 */
663         { },
664         /* 1 - 640x480@60Hz */
665         { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
666                    752, 800, 0, 480, 490, 492, 525, 0,
667                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
668           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
669         /* 2 - 720x480@60Hz */
670         { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
671                    798, 858, 0, 480, 489, 495, 525, 0,
672                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
673           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
674         /* 3 - 720x480@60Hz */
675         { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
676                    798, 858, 0, 480, 489, 495, 525, 0,
677                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
678           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
679         /* 4 - 1280x720@60Hz */
680         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
681                    1430, 1650, 0, 720, 725, 730, 750, 0,
682                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
683           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
684         /* 5 - 1920x1080i@60Hz */
685         { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
686                    2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
687                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
688                         DRM_MODE_FLAG_INTERLACE),
689           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
690         /* 6 - 720(1440)x480i@60Hz */
691         { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
692                    801, 858, 0, 480, 488, 494, 525, 0,
693                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
694                         DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
695           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
696         /* 7 - 720(1440)x480i@60Hz */
697         { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
698                    801, 858, 0, 480, 488, 494, 525, 0,
699                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
700                         DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
701           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
702         /* 8 - 720(1440)x240@60Hz */
703         { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
704                    801, 858, 0, 240, 244, 247, 262, 0,
705                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
706                         DRM_MODE_FLAG_DBLCLK),
707           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
708         /* 9 - 720(1440)x240@60Hz */
709         { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
710                    801, 858, 0, 240, 244, 247, 262, 0,
711                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
712                         DRM_MODE_FLAG_DBLCLK),
713           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
714         /* 10 - 2880x480i@60Hz */
715         { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
716                    3204, 3432, 0, 480, 488, 494, 525, 0,
717                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
718                         DRM_MODE_FLAG_INTERLACE),
719           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
720         /* 11 - 2880x480i@60Hz */
721         { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
722                    3204, 3432, 0, 480, 488, 494, 525, 0,
723                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
724                         DRM_MODE_FLAG_INTERLACE),
725           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
726         /* 12 - 2880x240@60Hz */
727         { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
728                    3204, 3432, 0, 240, 244, 247, 262, 0,
729                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
730           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
731         /* 13 - 2880x240@60Hz */
732         { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
733                    3204, 3432, 0, 240, 244, 247, 262, 0,
734                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
735           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
736         /* 14 - 1440x480@60Hz */
737         { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
738                    1596, 1716, 0, 480, 489, 495, 525, 0,
739                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
740           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
741         /* 15 - 1440x480@60Hz */
742         { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
743                    1596, 1716, 0, 480, 489, 495, 525, 0,
744                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
745           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
746         /* 16 - 1920x1080@60Hz */
747         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
748                    2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
749                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
750           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
751         /* 17 - 720x576@50Hz */
752         { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
753                    796, 864, 0, 576, 581, 586, 625, 0,
754                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
755           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
756         /* 18 - 720x576@50Hz */
757         { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
758                    796, 864, 0, 576, 581, 586, 625, 0,
759                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
760           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
761         /* 19 - 1280x720@50Hz */
762         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
763                    1760, 1980, 0, 720, 725, 730, 750, 0,
764                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
765           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
766         /* 20 - 1920x1080i@50Hz */
767         { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
768                    2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
769                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
770                         DRM_MODE_FLAG_INTERLACE),
771           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
772         /* 21 - 720(1440)x576i@50Hz */
773         { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
774                    795, 864, 0, 576, 580, 586, 625, 0,
775                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
776                         DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
777           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
778         /* 22 - 720(1440)x576i@50Hz */
779         { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
780                    795, 864, 0, 576, 580, 586, 625, 0,
781                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
782                         DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
783           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
784         /* 23 - 720(1440)x288@50Hz */
785         { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
786                    795, 864, 0, 288, 290, 293, 312, 0,
787                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
788                         DRM_MODE_FLAG_DBLCLK),
789           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
790         /* 24 - 720(1440)x288@50Hz */
791         { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
792                    795, 864, 0, 288, 290, 293, 312, 0,
793                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
794                         DRM_MODE_FLAG_DBLCLK),
795           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
796         /* 25 - 2880x576i@50Hz */
797         { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
798                    3180, 3456, 0, 576, 580, 586, 625, 0,
799                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
800                         DRM_MODE_FLAG_INTERLACE),
801           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
802         /* 26 - 2880x576i@50Hz */
803         { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
804                    3180, 3456, 0, 576, 580, 586, 625, 0,
805                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
806                         DRM_MODE_FLAG_INTERLACE),
807           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
808         /* 27 - 2880x288@50Hz */
809         { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
810                    3180, 3456, 0, 288, 290, 293, 312, 0,
811                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
812           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
813         /* 28 - 2880x288@50Hz */
814         { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
815                    3180, 3456, 0, 288, 290, 293, 312, 0,
816                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
817           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
818         /* 29 - 1440x576@50Hz */
819         { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
820                    1592, 1728, 0, 576, 581, 586, 625, 0,
821                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
822           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
823         /* 30 - 1440x576@50Hz */
824         { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
825                    1592, 1728, 0, 576, 581, 586, 625, 0,
826                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
827           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
828         /* 31 - 1920x1080@50Hz */
829         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
830                    2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
831                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
832           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
833         /* 32 - 1920x1080@24Hz */
834         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
835                    2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
836                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
837           .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
838         /* 33 - 1920x1080@25Hz */
839         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
840                    2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
841                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
842           .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
843         /* 34 - 1920x1080@30Hz */
844         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
845                    2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
846                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
847           .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
848         /* 35 - 2880x480@60Hz */
849         { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
850                    3192, 3432, 0, 480, 489, 495, 525, 0,
851                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
852           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
853         /* 36 - 2880x480@60Hz */
854         { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
855                    3192, 3432, 0, 480, 489, 495, 525, 0,
856                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
857           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
858         /* 37 - 2880x576@50Hz */
859         { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
860                    3184, 3456, 0, 576, 581, 586, 625, 0,
861                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
862           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
863         /* 38 - 2880x576@50Hz */
864         { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
865                    3184, 3456, 0, 576, 581, 586, 625, 0,
866                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
867           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
868         /* 39 - 1920x1080i@50Hz */
869         { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
870                    2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
871                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
872                         DRM_MODE_FLAG_INTERLACE),
873           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
874         /* 40 - 1920x1080i@100Hz */
875         { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
876                    2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
877                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
878                         DRM_MODE_FLAG_INTERLACE),
879           .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
880         /* 41 - 1280x720@100Hz */
881         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
882                    1760, 1980, 0, 720, 725, 730, 750, 0,
883                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
884           .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
885         /* 42 - 720x576@100Hz */
886         { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
887                    796, 864, 0, 576, 581, 586, 625, 0,
888                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
889           .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
890         /* 43 - 720x576@100Hz */
891         { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
892                    796, 864, 0, 576, 581, 586, 625, 0,
893                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
894           .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
895         /* 44 - 720(1440)x576i@100Hz */
896         { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
897                    795, 864, 0, 576, 580, 586, 625, 0,
898                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
899                         DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
900           .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
901         /* 45 - 720(1440)x576i@100Hz */
902         { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
903                    795, 864, 0, 576, 580, 586, 625, 0,
904                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
905                         DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
906           .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
907         /* 46 - 1920x1080i@120Hz */
908         { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
909                    2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
910                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
911                         DRM_MODE_FLAG_INTERLACE),
912           .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
913         /* 47 - 1280x720@120Hz */
914         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
915                    1430, 1650, 0, 720, 725, 730, 750, 0,
916                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
917           .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
918         /* 48 - 720x480@120Hz */
919         { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
920                    798, 858, 0, 480, 489, 495, 525, 0,
921                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
922           .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
923         /* 49 - 720x480@120Hz */
924         { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
925                    798, 858, 0, 480, 489, 495, 525, 0,
926                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
927           .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
928         /* 50 - 720(1440)x480i@120Hz */
929         { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
930                    801, 858, 0, 480, 488, 494, 525, 0,
931                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
932                         DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
933           .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
934         /* 51 - 720(1440)x480i@120Hz */
935         { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
936                    801, 858, 0, 480, 488, 494, 525, 0,
937                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
938                         DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
939           .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
940         /* 52 - 720x576@200Hz */
941         { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
942                    796, 864, 0, 576, 581, 586, 625, 0,
943                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
944           .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
945         /* 53 - 720x576@200Hz */
946         { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
947                    796, 864, 0, 576, 581, 586, 625, 0,
948                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
949           .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
950         /* 54 - 720(1440)x576i@200Hz */
951         { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
952                    795, 864, 0, 576, 580, 586, 625, 0,
953                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
954                         DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
955           .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
956         /* 55 - 720(1440)x576i@200Hz */
957         { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
958                    795, 864, 0, 576, 580, 586, 625, 0,
959                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
960                         DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
961           .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
962         /* 56 - 720x480@240Hz */
963         { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
964                    798, 858, 0, 480, 489, 495, 525, 0,
965                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
966           .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
967         /* 57 - 720x480@240Hz */
968         { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
969                    798, 858, 0, 480, 489, 495, 525, 0,
970                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
971           .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
972         /* 58 - 720(1440)x480i@240Hz */
973         { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
974                    801, 858, 0, 480, 488, 494, 525, 0,
975                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
976                         DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
977           .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
978         /* 59 - 720(1440)x480i@240Hz */
979         { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
980                    801, 858, 0, 480, 488, 494, 525, 0,
981                    DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
982                         DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
983           .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
984         /* 60 - 1280x720@24Hz */
985         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
986                    3080, 3300, 0, 720, 725, 730, 750, 0,
987                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
988           .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
989         /* 61 - 1280x720@25Hz */
990         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
991                    3740, 3960, 0, 720, 725, 730, 750, 0,
992                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
993           .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
994         /* 62 - 1280x720@30Hz */
995         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
996                    3080, 3300, 0, 720, 725, 730, 750, 0,
997                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
998           .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
999         /* 63 - 1920x1080@120Hz */
1000         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1001                    2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1002                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1003          .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1004         /* 64 - 1920x1080@100Hz */
1005         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1006                    2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1007                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1008          .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1009         /* 65 - 1280x720@24Hz */
1010         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1011                    3080, 3300, 0, 720, 725, 730, 750, 0,
1012                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1013           .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1014         /* 66 - 1280x720@25Hz */
1015         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1016                    3740, 3960, 0, 720, 725, 730, 750, 0,
1017                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1018           .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1019         /* 67 - 1280x720@30Hz */
1020         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1021                    3080, 3300, 0, 720, 725, 730, 750, 0,
1022                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1023           .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1024         /* 68 - 1280x720@50Hz */
1025         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1026                    1760, 1980, 0, 720, 725, 730, 750, 0,
1027                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1028           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1029         /* 69 - 1280x720@60Hz */
1030         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1031                    1430, 1650, 0, 720, 725, 730, 750, 0,
1032                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1033           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1034         /* 70 - 1280x720@100Hz */
1035         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1036                    1760, 1980, 0, 720, 725, 730, 750, 0,
1037                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1038           .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1039         /* 71 - 1280x720@120Hz */
1040         { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1041                    1430, 1650, 0, 720, 725, 730, 750, 0,
1042                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1043           .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1044         /* 72 - 1920x1080@24Hz */
1045         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1046                    2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1047                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1048           .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1049         /* 73 - 1920x1080@25Hz */
1050         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1051                    2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1052                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1053           .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1054         /* 74 - 1920x1080@30Hz */
1055         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1056                    2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1057                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1058           .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1059         /* 75 - 1920x1080@50Hz */
1060         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1061                    2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1062                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1063           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1064         /* 76 - 1920x1080@60Hz */
1065         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1066                    2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1067                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1068           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1069         /* 77 - 1920x1080@100Hz */
1070         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1071                    2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1072                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1073           .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1074         /* 78 - 1920x1080@120Hz */
1075         { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1076                    2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1077                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1078           .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1079         /* 79 - 1680x720@24Hz */
1080         { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1081                    3080, 3300, 0, 720, 725, 730, 750, 0,
1082                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1083           .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1084         /* 80 - 1680x720@25Hz */
1085         { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1086                    2948, 3168, 0, 720, 725, 730, 750, 0,
1087                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1088           .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1089         /* 81 - 1680x720@30Hz */
1090         { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1091                    2420, 2640, 0, 720, 725, 730, 750, 0,
1092                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1093           .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1094         /* 82 - 1680x720@50Hz */
1095         { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1096                    1980, 2200, 0, 720, 725, 730, 750, 0,
1097                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1098           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1099         /* 83 - 1680x720@60Hz */
1100         { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1101                    1980, 2200, 0, 720, 725, 730, 750, 0,
1102                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1103           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1104         /* 84 - 1680x720@100Hz */
1105         { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1106                    1780, 2000, 0, 720, 725, 730, 825, 0,
1107                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1108           .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1109         /* 85 - 1680x720@120Hz */
1110         { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1111                    1780, 2000, 0, 720, 725, 730, 825, 0,
1112                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1113           .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1114         /* 86 - 2560x1080@24Hz */
1115         { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1116                    3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1117                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1118           .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1119         /* 87 - 2560x1080@25Hz */
1120         { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1121                    3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1122                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1123           .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1124         /* 88 - 2560x1080@30Hz */
1125         { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1126                    3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1127                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1128           .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1129         /* 89 - 2560x1080@50Hz */
1130         { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1131                    3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1132                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1133           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1134         /* 90 - 2560x1080@60Hz */
1135         { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1136                    2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1137                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1138           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1139         /* 91 - 2560x1080@100Hz */
1140         { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1141                    2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1142                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1143           .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1144         /* 92 - 2560x1080@120Hz */
1145         { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1146                    3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1147                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1148           .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1149         /* 93 - 3840x2160p@24Hz 16:9 */
1150         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1151                    5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1152                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1153           .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1154         /* 94 - 3840x2160p@25Hz 16:9 */
1155         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1156                    4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1157                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1158           .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1159         /* 95 - 3840x2160p@30Hz 16:9 */
1160         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1161                    4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1162                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1163           .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1164         /* 96 - 3840x2160p@50Hz 16:9 */
1165         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1166                    4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1167                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1168           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1169         /* 97 - 3840x2160p@60Hz 16:9 */
1170         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1171                    4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1172                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1173           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1174         /* 98 - 4096x2160p@24Hz 256:135 */
1175         { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1176                    5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1177                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1178           .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1179         /* 99 - 4096x2160p@25Hz 256:135 */
1180         { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1181                    5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1182                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1183           .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1184         /* 100 - 4096x2160p@30Hz 256:135 */
1185         { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1186                    4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1187                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1188           .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1189         /* 101 - 4096x2160p@50Hz 256:135 */
1190         { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1191                    5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1192                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1193           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1194         /* 102 - 4096x2160p@60Hz 256:135 */
1195         { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1196                    4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1197                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1198           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1199         /* 103 - 3840x2160p@24Hz 64:27 */
1200         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1201                    5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1202                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1203           .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1204         /* 104 - 3840x2160p@25Hz 64:27 */
1205         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1206                    4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1207                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1208           .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1209         /* 105 - 3840x2160p@30Hz 64:27 */
1210         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1211                    4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1212                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1213           .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1214         /* 106 - 3840x2160p@50Hz 64:27 */
1215         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1216                    4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1217                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1218           .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1219         /* 107 - 3840x2160p@60Hz 64:27 */
1220         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1221                    4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1222                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1223           .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1224 };
1225
1226 /*
1227  * HDMI 1.4 4k modes. Index using the VIC.
1228  */
1229 static const struct drm_display_mode edid_4k_modes[] = {
1230         /* 0 - dummy, VICs start at 1 */
1231         { },
1232         /* 1 - 3840x2160@30Hz */
1233         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1234                    3840, 4016, 4104, 4400, 0,
1235                    2160, 2168, 2178, 2250, 0,
1236                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1237           .vrefresh = 30, },
1238         /* 2 - 3840x2160@25Hz */
1239         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1240                    3840, 4896, 4984, 5280, 0,
1241                    2160, 2168, 2178, 2250, 0,
1242                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1243           .vrefresh = 25, },
1244         /* 3 - 3840x2160@24Hz */
1245         { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1246                    3840, 5116, 5204, 5500, 0,
1247                    2160, 2168, 2178, 2250, 0,
1248                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1249           .vrefresh = 24, },
1250         /* 4 - 4096x2160@24Hz (SMPTE) */
1251         { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1252                    4096, 5116, 5204, 5500, 0,
1253                    2160, 2168, 2178, 2250, 0,
1254                    DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1255           .vrefresh = 24, },
1256 };
1257
1258 /*** DDC fetch and block validation ***/
1259
1260 static const u8 edid_header[] = {
1261         0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1262 };
1263
1264 /**
1265  * drm_edid_header_is_valid - sanity check the header of the base EDID block
1266  * @raw_edid: pointer to raw base EDID block
1267  *
1268  * Sanity check the header of the base EDID block.
1269  *
1270  * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
1271  */
1272 int drm_edid_header_is_valid(const u8 *raw_edid)
1273 {
1274         int i, score = 0;
1275
1276         for (i = 0; i < sizeof(edid_header); i++)
1277                 if (raw_edid[i] == edid_header[i])
1278                         score++;
1279
1280         return score;
1281 }
1282 EXPORT_SYMBOL(drm_edid_header_is_valid);
1283
1284 static int edid_fixup __read_mostly = 6;
1285 module_param_named(edid_fixup, edid_fixup, int, 0400);
1286 MODULE_PARM_DESC(edid_fixup,
1287                  "Minimum number of valid EDID header bytes (0-8, default 6)");
1288
1289 static void drm_get_displayid(struct drm_connector *connector,
1290                               struct edid *edid);
1291
1292 static int drm_edid_block_checksum(const u8 *raw_edid)
1293 {
1294         int i;
1295         u8 csum = 0;
1296         for (i = 0; i < EDID_LENGTH; i++)
1297                 csum += raw_edid[i];
1298
1299         return csum;
1300 }
1301
1302 static bool drm_edid_is_zero(const u8 *in_edid, int length)
1303 {
1304         if (memchr_inv(in_edid, 0, length))
1305                 return false;
1306
1307         return true;
1308 }
1309
1310 /**
1311  * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1312  * @raw_edid: pointer to raw EDID block
1313  * @block: type of block to validate (0 for base, extension otherwise)
1314  * @print_bad_edid: if true, dump bad EDID blocks to the console
1315  * @edid_corrupt: if true, the header or checksum is invalid
1316  *
1317  * Validate a base or extension EDID block and optionally dump bad blocks to
1318  * the console.
1319  *
1320  * Return: True if the block is valid, false otherwise.
1321  */
1322 bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1323                           bool *edid_corrupt)
1324 {
1325         u8 csum;
1326         struct edid *edid = (struct edid *)raw_edid;
1327
1328         if (WARN_ON(!raw_edid))
1329                 return false;
1330
1331         if (edid_fixup > 8 || edid_fixup < 0)
1332                 edid_fixup = 6;
1333
1334         if (block == 0) {
1335                 int score = drm_edid_header_is_valid(raw_edid);
1336                 if (score == 8) {
1337                         if (edid_corrupt)
1338                                 *edid_corrupt = false;
1339                 } else if (score >= edid_fixup) {
1340                         /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1341                          * The corrupt flag needs to be set here otherwise, the
1342                          * fix-up code here will correct the problem, the
1343                          * checksum is correct and the test fails
1344                          */
1345                         if (edid_corrupt)
1346                                 *edid_corrupt = true;
1347                         DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1348                         memcpy(raw_edid, edid_header, sizeof(edid_header));
1349                 } else {
1350                         if (edid_corrupt)
1351                                 *edid_corrupt = true;
1352                         goto bad;
1353                 }
1354         }
1355
1356         csum = drm_edid_block_checksum(raw_edid);
1357         if (csum) {
1358                 if (edid_corrupt)
1359                         *edid_corrupt = true;
1360
1361                 /* allow CEA to slide through, switches mangle this */
1362                 if (raw_edid[0] == CEA_EXT) {
1363                         DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum);
1364                         DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n");
1365                 } else {
1366                         if (print_bad_edid)
1367                                 DRM_NOTE("EDID checksum is invalid, remainder is %d\n", csum);
1368
1369                         goto bad;
1370                 }
1371         }
1372
1373         /* per-block-type checks */
1374         switch (raw_edid[0]) {
1375         case 0: /* base */
1376                 if (edid->version != 1) {
1377                         DRM_NOTE("EDID has major version %d, instead of 1\n", edid->version);
1378                         goto bad;
1379                 }
1380
1381                 if (edid->revision > 4)
1382                         DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1383                 break;
1384
1385         default:
1386                 break;
1387         }
1388
1389         return true;
1390
1391 bad:
1392         if (print_bad_edid) {
1393                 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
1394                         pr_notice("EDID block is all zeroes\n");
1395                 } else {
1396                         pr_notice("Raw EDID:\n");
1397                         print_hex_dump(KERN_NOTICE,
1398                                        " \t", DUMP_PREFIX_NONE, 16, 1,
1399                                        raw_edid, EDID_LENGTH, false);
1400                 }
1401         }
1402         return false;
1403 }
1404 EXPORT_SYMBOL(drm_edid_block_valid);
1405
1406 /**
1407  * drm_edid_is_valid - sanity check EDID data
1408  * @edid: EDID data
1409  *
1410  * Sanity-check an entire EDID record (including extensions)
1411  *
1412  * Return: True if the EDID data is valid, false otherwise.
1413  */
1414 bool drm_edid_is_valid(struct edid *edid)
1415 {
1416         int i;
1417         u8 *raw = (u8 *)edid;
1418
1419         if (!edid)
1420                 return false;
1421
1422         for (i = 0; i <= edid->extensions; i++)
1423                 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
1424                         return false;
1425
1426         return true;
1427 }
1428 EXPORT_SYMBOL(drm_edid_is_valid);
1429
1430 #define DDC_SEGMENT_ADDR 0x30
1431 /**
1432  * drm_do_probe_ddc_edid() - get EDID information via I2C
1433  * @data: I2C device adapter
1434  * @buf: EDID data buffer to be filled
1435  * @block: 128 byte EDID block to start fetching from
1436  * @len: EDID data buffer length to fetch
1437  *
1438  * Try to fetch EDID information by calling I2C driver functions.
1439  *
1440  * Return: 0 on success or -1 on failure.
1441  */
1442 static int
1443 drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
1444 {
1445         struct i2c_adapter *adapter = data;
1446         unsigned char start = block * EDID_LENGTH;
1447         unsigned char segment = block >> 1;
1448         unsigned char xfers = segment ? 3 : 2;
1449         int ret, retries = 5;
1450
1451         /*
1452          * The core I2C driver will automatically retry the transfer if the
1453          * adapter reports EAGAIN. However, we find that bit-banging transfers
1454          * are susceptible to errors under a heavily loaded machine and
1455          * generate spurious NAKs and timeouts. Retrying the transfer
1456          * of the individual block a few times seems to overcome this.
1457          */
1458         do {
1459                 struct i2c_msg msgs[] = {
1460                         {
1461                                 .addr   = DDC_SEGMENT_ADDR,
1462                                 .flags  = 0,
1463                                 .len    = 1,
1464                                 .buf    = &segment,
1465                         }, {
1466                                 .addr   = DDC_ADDR,
1467                                 .flags  = 0,
1468                                 .len    = 1,
1469                                 .buf    = &start,
1470                         }, {
1471                                 .addr   = DDC_ADDR,
1472                                 .flags  = I2C_M_RD,
1473                                 .len    = len,
1474                                 .buf    = buf,
1475                         }
1476                 };
1477
1478                 /*
1479                  * Avoid sending the segment addr to not upset non-compliant
1480                  * DDC monitors.
1481                  */
1482                 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1483
1484                 if (ret == -ENXIO) {
1485                         DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1486                                         adapter->name);
1487                         break;
1488                 }
1489         } while (ret != xfers && --retries);
1490
1491         return ret == xfers ? 0 : -1;
1492 }
1493
1494 static void connector_bad_edid(struct drm_connector *connector,
1495                                u8 *edid, int num_blocks)
1496 {
1497         int i;
1498
1499         if (connector->bad_edid_counter++ && !(drm_debug & DRM_UT_KMS))
1500                 return;
1501
1502         dev_warn(connector->dev->dev,
1503                  "%s: EDID is invalid:\n",
1504                  connector->name);
1505         for (i = 0; i < num_blocks; i++) {
1506                 u8 *block = edid + i * EDID_LENGTH;
1507                 char prefix[20];
1508
1509                 if (drm_edid_is_zero(block, EDID_LENGTH))
1510                         sprintf(prefix, "\t[%02x] ZERO ", i);
1511                 else if (!drm_edid_block_valid(block, i, false, NULL))
1512                         sprintf(prefix, "\t[%02x] BAD  ", i);
1513                 else
1514                         sprintf(prefix, "\t[%02x] GOOD ", i);
1515
1516                 print_hex_dump(KERN_WARNING,
1517                                prefix, DUMP_PREFIX_NONE, 16, 1,
1518                                block, EDID_LENGTH, false);
1519         }
1520 }
1521
1522 /**
1523  * drm_do_get_edid - get EDID data using a custom EDID block read function
1524  * @connector: connector we're probing
1525  * @get_edid_block: EDID block read function
1526  * @data: private data passed to the block read function
1527  *
1528  * When the I2C adapter connected to the DDC bus is hidden behind a device that
1529  * exposes a different interface to read EDID blocks this function can be used
1530  * to get EDID data using a custom block read function.
1531  *
1532  * As in the general case the DDC bus is accessible by the kernel at the I2C
1533  * level, drivers must make all reasonable efforts to expose it as an I2C
1534  * adapter and use drm_get_edid() instead of abusing this function.
1535  *
1536  * The EDID may be overridden using debugfs override_edid or firmare EDID
1537  * (drm_load_edid_firmware() and drm.edid_firmware parameter), in this priority
1538  * order. Having either of them bypasses actual EDID reads.
1539  *
1540  * Return: Pointer to valid EDID or NULL if we couldn't find any.
1541  */
1542 struct edid *drm_do_get_edid(struct drm_connector *connector,
1543         int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1544                               size_t len),
1545         void *data)
1546 {
1547         int i, j = 0, valid_extensions = 0;
1548         u8 *edid, *new;
1549         struct edid *override = NULL;
1550
1551         if (connector->override_edid)
1552                 override = drm_edid_duplicate((const struct edid *)
1553                                               connector->edid_blob_ptr->data);
1554
1555         if (!override)
1556                 override = drm_load_edid_firmware(connector);
1557
1558         if (!IS_ERR_OR_NULL(override))
1559                 return override;
1560
1561         if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1562                 return NULL;
1563
1564         /* base block fetch */
1565         for (i = 0; i < 4; i++) {
1566                 if (get_edid_block(data, edid, 0, EDID_LENGTH))
1567                         goto out;
1568                 if (drm_edid_block_valid(edid, 0, false,
1569                                          &connector->edid_corrupt))
1570                         break;
1571                 if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
1572                         connector->null_edid_counter++;
1573                         goto carp;
1574                 }
1575         }
1576         if (i == 4)
1577                 goto carp;
1578
1579         /* if there's no extensions, we're done */
1580         valid_extensions = edid[0x7e];
1581         if (valid_extensions == 0)
1582                 return (struct edid *)edid;
1583
1584         new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1585         if (!new)
1586                 goto out;
1587         edid = new;
1588
1589         for (j = 1; j <= edid[0x7e]; j++) {
1590                 u8 *block = edid + j * EDID_LENGTH;
1591
1592                 for (i = 0; i < 4; i++) {
1593                         if (get_edid_block(data, block, j, EDID_LENGTH))
1594                                 goto out;
1595                         if (drm_edid_block_valid(block, j, false, NULL))
1596                                 break;
1597                 }
1598
1599                 if (i == 4)
1600                         valid_extensions--;
1601         }
1602
1603         if (valid_extensions != edid[0x7e]) {
1604                 u8 *base;
1605
1606                 connector_bad_edid(connector, edid, edid[0x7e] + 1);
1607
1608                 edid[EDID_LENGTH-1] += edid[0x7e] - valid_extensions;
1609                 edid[0x7e] = valid_extensions;
1610
1611                 new = kmalloc((valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1612                 if (!new)
1613                         goto out;
1614
1615                 base = new;
1616                 for (i = 0; i <= edid[0x7e]; i++) {
1617                         u8 *block = edid + i * EDID_LENGTH;
1618
1619                         if (!drm_edid_block_valid(block, i, false, NULL))
1620                                 continue;
1621
1622                         memcpy(base, block, EDID_LENGTH);
1623                         base += EDID_LENGTH;
1624                 }
1625
1626                 kfree(edid);
1627                 edid = new;
1628         }
1629
1630         return (struct edid *)edid;
1631
1632 carp:
1633         connector_bad_edid(connector, edid, 1);
1634 out:
1635         kfree(edid);
1636         return NULL;
1637 }
1638 EXPORT_SYMBOL_GPL(drm_do_get_edid);
1639
1640 /**
1641  * drm_probe_ddc() - probe DDC presence
1642  * @adapter: I2C adapter to probe
1643  *
1644  * Return: True on success, false on failure.
1645  */
1646 bool
1647 drm_probe_ddc(struct i2c_adapter *adapter)
1648 {
1649         unsigned char out;
1650
1651         return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1652 }
1653 EXPORT_SYMBOL(drm_probe_ddc);
1654
1655 /**
1656  * drm_get_edid - get EDID data, if available
1657  * @connector: connector we're probing
1658  * @adapter: I2C adapter to use for DDC
1659  *
1660  * Poke the given I2C channel to grab EDID data if possible.  If found,
1661  * attach it to the connector.
1662  *
1663  * Return: Pointer to valid EDID or NULL if we couldn't find any.
1664  */
1665 struct edid *drm_get_edid(struct drm_connector *connector,
1666                           struct i2c_adapter *adapter)
1667 {
1668         struct edid *edid;
1669
1670         if (connector->force == DRM_FORCE_OFF)
1671                 return NULL;
1672
1673         if (connector->force == DRM_FORCE_UNSPECIFIED && !drm_probe_ddc(adapter))
1674                 return NULL;
1675
1676         edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1677         if (edid)
1678                 drm_get_displayid(connector, edid);
1679         return edid;
1680 }
1681 EXPORT_SYMBOL(drm_get_edid);
1682
1683 /**
1684  * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
1685  * @connector: connector we're probing
1686  * @adapter: I2C adapter to use for DDC
1687  *
1688  * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
1689  * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
1690  * switch DDC to the GPU which is retrieving EDID.
1691  *
1692  * Return: Pointer to valid EDID or %NULL if we couldn't find any.
1693  */
1694 struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
1695                                      struct i2c_adapter *adapter)
1696 {
1697         struct pci_dev *pdev = connector->dev->pdev;
1698         struct edid *edid;
1699
1700         vga_switcheroo_lock_ddc(pdev);
1701         edid = drm_get_edid(connector, adapter);
1702         vga_switcheroo_unlock_ddc(pdev);
1703
1704         return edid;
1705 }
1706 EXPORT_SYMBOL(drm_get_edid_switcheroo);
1707
1708 /**
1709  * drm_edid_duplicate - duplicate an EDID and the extensions
1710  * @edid: EDID to duplicate
1711  *
1712  * Return: Pointer to duplicated EDID or NULL on allocation failure.
1713  */
1714 struct edid *drm_edid_duplicate(const struct edid *edid)
1715 {
1716         return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1717 }
1718 EXPORT_SYMBOL(drm_edid_duplicate);
1719
1720 /*** EDID parsing ***/
1721
1722 /**
1723  * edid_vendor - match a string against EDID's obfuscated vendor field
1724  * @edid: EDID to match
1725  * @vendor: vendor string
1726  *
1727  * Returns true if @vendor is in @edid, false otherwise
1728  */
1729 static bool edid_vendor(struct edid *edid, const char *vendor)
1730 {
1731         char edid_vendor[3];
1732
1733         edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1734         edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1735                           ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
1736         edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
1737
1738         return !strncmp(edid_vendor, vendor, 3);
1739 }
1740
1741 /**
1742  * edid_get_quirks - return quirk flags for a given EDID
1743  * @edid: EDID to process
1744  *
1745  * This tells subsequent routines what fixes they need to apply.
1746  */
1747 static u32 edid_get_quirks(struct edid *edid)
1748 {
1749         const struct edid_quirk *quirk;
1750         int i;
1751
1752         for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1753                 quirk = &edid_quirk_list[i];
1754
1755                 if (edid_vendor(edid, quirk->vendor) &&
1756                     (EDID_PRODUCT_ID(edid) == quirk->product_id))
1757                         return quirk->quirks;
1758         }
1759
1760         return 0;
1761 }
1762
1763 #define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
1764 #define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
1765
1766 /**
1767  * edid_fixup_preferred - set preferred modes based on quirk list
1768  * @connector: has mode list to fix up
1769  * @quirks: quirks list
1770  *
1771  * Walk the mode list for @connector, clearing the preferred status
1772  * on existing modes and setting it anew for the right mode ala @quirks.
1773  */
1774 static void edid_fixup_preferred(struct drm_connector *connector,
1775                                  u32 quirks)
1776 {
1777         struct drm_display_mode *t, *cur_mode, *preferred_mode;
1778         int target_refresh = 0;
1779         int cur_vrefresh, preferred_vrefresh;
1780
1781         if (list_empty(&connector->probed_modes))
1782                 return;
1783
1784         if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1785                 target_refresh = 60;
1786         if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1787                 target_refresh = 75;
1788
1789         preferred_mode = list_first_entry(&connector->probed_modes,
1790                                           struct drm_display_mode, head);
1791
1792         list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1793                 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1794
1795                 if (cur_mode == preferred_mode)
1796                         continue;
1797
1798                 /* Largest mode is preferred */
1799                 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1800                         preferred_mode = cur_mode;
1801
1802                 cur_vrefresh = cur_mode->vrefresh ?
1803                         cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1804                 preferred_vrefresh = preferred_mode->vrefresh ?
1805                         preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
1806                 /* At a given size, try to get closest to target refresh */
1807                 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
1808                     MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1809                     MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
1810                         preferred_mode = cur_mode;
1811                 }
1812         }
1813
1814         preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1815 }
1816
1817 static bool
1818 mode_is_rb(const struct drm_display_mode *mode)
1819 {
1820         return (mode->htotal - mode->hdisplay == 160) &&
1821                (mode->hsync_end - mode->hdisplay == 80) &&
1822                (mode->hsync_end - mode->hsync_start == 32) &&
1823                (mode->vsync_start - mode->vdisplay == 3);
1824 }
1825
1826 /*
1827  * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1828  * @dev: Device to duplicate against
1829  * @hsize: Mode width
1830  * @vsize: Mode height
1831  * @fresh: Mode refresh rate
1832  * @rb: Mode reduced-blanking-ness
1833  *
1834  * Walk the DMT mode list looking for a match for the given parameters.
1835  *
1836  * Return: A newly allocated copy of the mode, or NULL if not found.
1837  */
1838 struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
1839                                            int hsize, int vsize, int fresh,
1840                                            bool rb)
1841 {
1842         int i;
1843
1844         for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
1845                 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
1846                 if (hsize != ptr->hdisplay)
1847                         continue;
1848                 if (vsize != ptr->vdisplay)
1849                         continue;
1850                 if (fresh != drm_mode_vrefresh(ptr))
1851                         continue;
1852                 if (rb != mode_is_rb(ptr))
1853                         continue;
1854
1855                 return drm_mode_duplicate(dev, ptr);
1856         }
1857
1858         return NULL;
1859 }
1860 EXPORT_SYMBOL(drm_mode_find_dmt);
1861
1862 typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1863
1864 static void
1865 cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1866 {
1867         int i, n = 0;
1868         u8 d = ext[0x02];
1869         u8 *det_base = ext + d;
1870
1871         n = (127 - d) / 18;
1872         for (i = 0; i < n; i++)
1873                 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1874 }
1875
1876 static void
1877 vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1878 {
1879         unsigned int i, n = min((int)ext[0x02], 6);
1880         u8 *det_base = ext + 5;
1881
1882         if (ext[0x01] != 1)
1883                 return; /* unknown version */
1884
1885         for (i = 0; i < n; i++)
1886                 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1887 }
1888
1889 static void
1890 drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1891 {
1892         int i;
1893         struct edid *edid = (struct edid *)raw_edid;
1894
1895         if (edid == NULL)
1896                 return;
1897
1898         for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1899                 cb(&(edid->detailed_timings[i]), closure);
1900
1901         for (i = 1; i <= raw_edid[0x7e]; i++) {
1902                 u8 *ext = raw_edid + (i * EDID_LENGTH);
1903                 switch (*ext) {
1904                 case CEA_EXT:
1905                         cea_for_each_detailed_block(ext, cb, closure);
1906                         break;
1907                 case VTB_EXT:
1908                         vtb_for_each_detailed_block(ext, cb, closure);
1909                         break;
1910                 default:
1911                         break;
1912                 }
1913         }
1914 }
1915
1916 static void
1917 is_rb(struct detailed_timing *t, void *data)
1918 {
1919         u8 *r = (u8 *)t;
1920         if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1921                 if (r[15] & 0x10)
1922                         *(bool *)data = true;
1923 }
1924
1925 /* EDID 1.4 defines this explicitly.  For EDID 1.3, we guess, badly. */
1926 static bool
1927 drm_monitor_supports_rb(struct edid *edid)
1928 {
1929         if (edid->revision >= 4) {
1930                 bool ret = false;
1931                 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1932                 return ret;
1933         }
1934
1935         return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1936 }
1937
1938 static void
1939 find_gtf2(struct detailed_timing *t, void *data)
1940 {
1941         u8 *r = (u8 *)t;
1942         if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1943                 *(u8 **)data = r;
1944 }
1945
1946 /* Secondary GTF curve kicks in above some break frequency */
1947 static int
1948 drm_gtf2_hbreak(struct edid *edid)
1949 {
1950         u8 *r = NULL;
1951         drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1952         return r ? (r[12] * 2) : 0;
1953 }
1954
1955 static int
1956 drm_gtf2_2c(struct edid *edid)
1957 {
1958         u8 *r = NULL;
1959         drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1960         return r ? r[13] : 0;
1961 }
1962
1963 static int
1964 drm_gtf2_m(struct edid *edid)
1965 {
1966         u8 *r = NULL;
1967         drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1968         return r ? (r[15] << 8) + r[14] : 0;
1969 }
1970
1971 static int
1972 drm_gtf2_k(struct edid *edid)
1973 {
1974         u8 *r = NULL;
1975         drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1976         return r ? r[16] : 0;
1977 }
1978
1979 static int
1980 drm_gtf2_2j(struct edid *edid)
1981 {
1982         u8 *r = NULL;
1983         drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1984         return r ? r[17] : 0;
1985 }
1986
1987 /**
1988  * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1989  * @edid: EDID block to scan
1990  */
1991 static int standard_timing_level(struct edid *edid)
1992 {
1993         if (edid->revision >= 2) {
1994                 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1995                         return LEVEL_CVT;
1996                 if (drm_gtf2_hbreak(edid))
1997                         return LEVEL_GTF2;
1998                 return LEVEL_GTF;
1999         }
2000         return LEVEL_DMT;
2001 }
2002
2003 /*
2004  * 0 is reserved.  The spec says 0x01 fill for unused timings.  Some old
2005  * monitors fill with ascii space (0x20) instead.
2006  */
2007 static int
2008 bad_std_timing(u8 a, u8 b)
2009 {
2010         return (a == 0x00 && b == 0x00) ||
2011                (a == 0x01 && b == 0x01) ||
2012                (a == 0x20 && b == 0x20);
2013 }
2014
2015 /**
2016  * drm_mode_std - convert standard mode info (width, height, refresh) into mode
2017  * @connector: connector of for the EDID block
2018  * @edid: EDID block to scan
2019  * @t: standard timing params
2020  *
2021  * Take the standard timing params (in this case width, aspect, and refresh)
2022  * and convert them into a real mode using CVT/GTF/DMT.
2023  */
2024 static struct drm_display_mode *
2025 drm_mode_std(struct drm_connector *connector, struct edid *edid,
2026              struct std_timing *t)
2027 {
2028         struct drm_device *dev = connector->dev;
2029         struct drm_display_mode *m, *mode = NULL;
2030         int hsize, vsize;
2031         int vrefresh_rate;
2032         unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
2033                 >> EDID_TIMING_ASPECT_SHIFT;
2034         unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
2035                 >> EDID_TIMING_VFREQ_SHIFT;
2036         int timing_level = standard_timing_level(edid);
2037
2038         if (bad_std_timing(t->hsize, t->vfreq_aspect))
2039                 return NULL;
2040
2041         /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
2042         hsize = t->hsize * 8 + 248;
2043         /* vrefresh_rate = vfreq + 60 */
2044         vrefresh_rate = vfreq + 60;
2045         /* the vdisplay is calculated based on the aspect ratio */
2046         if (aspect_ratio == 0) {
2047                 if (edid->revision < 3)
2048                         vsize = hsize;
2049                 else
2050                         vsize = (hsize * 10) / 16;
2051         } else if (aspect_ratio == 1)
2052                 vsize = (hsize * 3) / 4;
2053         else if (aspect_ratio == 2)
2054                 vsize = (hsize * 4) / 5;
2055         else
2056                 vsize = (hsize * 9) / 16;
2057
2058         /* HDTV hack, part 1 */
2059         if (vrefresh_rate == 60 &&
2060             ((hsize == 1360 && vsize == 765) ||
2061              (hsize == 1368 && vsize == 769))) {
2062                 hsize = 1366;
2063                 vsize = 768;
2064         }
2065
2066         /*
2067          * If this connector already has a mode for this size and refresh
2068          * rate (because it came from detailed or CVT info), use that
2069          * instead.  This way we don't have to guess at interlace or
2070          * reduced blanking.
2071          */
2072         list_for_each_entry(m, &connector->probed_modes, head)
2073                 if (m->hdisplay == hsize && m->vdisplay == vsize &&
2074                     drm_mode_vrefresh(m) == vrefresh_rate)
2075                         return NULL;
2076
2077         /* HDTV hack, part 2 */
2078         if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2079                 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
2080                                     false);
2081                 mode->hdisplay = 1366;
2082                 mode->hsync_start = mode->hsync_start - 1;
2083                 mode->hsync_end = mode->hsync_end - 1;
2084                 return mode;
2085         }
2086
2087         /* check whether it can be found in default mode table */
2088         if (drm_monitor_supports_rb(edid)) {
2089                 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2090                                          true);
2091                 if (mode)
2092                         return mode;
2093         }
2094         mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
2095         if (mode)
2096                 return mode;
2097
2098         /* okay, generate it */
2099         switch (timing_level) {
2100         case LEVEL_DMT:
2101                 break;
2102         case LEVEL_GTF:
2103                 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2104                 break;
2105         case LEVEL_GTF2:
2106                 /*
2107                  * This is potentially wrong if there's ever a monitor with
2108                  * more than one ranges section, each claiming a different
2109                  * secondary GTF curve.  Please don't do that.
2110                  */
2111                 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2112                 if (!mode)
2113                         return NULL;
2114                 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
2115                         drm_mode_destroy(dev, mode);
2116                         mode = drm_gtf_mode_complex(dev, hsize, vsize,
2117                                                     vrefresh_rate, 0, 0,
2118                                                     drm_gtf2_m(edid),
2119                                                     drm_gtf2_2c(edid),
2120                                                     drm_gtf2_k(edid),
2121                                                     drm_gtf2_2j(edid));
2122                 }
2123                 break;
2124         case LEVEL_CVT:
2125                 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2126                                     false);
2127                 break;
2128         }
2129         return mode;
2130 }
2131
2132 /*
2133  * EDID is delightfully ambiguous about how interlaced modes are to be
2134  * encoded.  Our internal representation is of frame height, but some
2135  * HDTV detailed timings are encoded as field height.
2136  *
2137  * The format list here is from CEA, in frame size.  Technically we
2138  * should be checking refresh rate too.  Whatever.
2139  */
2140 static void
2141 drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2142                             struct detailed_pixel_timing *pt)
2143 {
2144         int i;
2145         static const struct {
2146                 int w, h;
2147         } cea_interlaced[] = {
2148                 { 1920, 1080 },
2149                 {  720,  480 },
2150                 { 1440,  480 },
2151                 { 2880,  480 },
2152                 {  720,  576 },
2153                 { 1440,  576 },
2154                 { 2880,  576 },
2155         };
2156
2157         if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2158                 return;
2159
2160         for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
2161                 if ((mode->hdisplay == cea_interlaced[i].w) &&
2162                     (mode->vdisplay == cea_interlaced[i].h / 2)) {
2163                         mode->vdisplay *= 2;
2164                         mode->vsync_start *= 2;
2165                         mode->vsync_end *= 2;
2166                         mode->vtotal *= 2;
2167                         mode->vtotal |= 1;
2168                 }
2169         }
2170
2171         mode->flags |= DRM_MODE_FLAG_INTERLACE;
2172 }
2173
2174 /**
2175  * drm_mode_detailed - create a new mode from an EDID detailed timing section
2176  * @dev: DRM device (needed to create new mode)
2177  * @edid: EDID block
2178  * @timing: EDID detailed timing info
2179  * @quirks: quirks to apply
2180  *
2181  * An EDID detailed timing block contains enough info for us to create and
2182  * return a new struct drm_display_mode.
2183  */
2184 static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2185                                                   struct edid *edid,
2186                                                   struct detailed_timing *timing,
2187                                                   u32 quirks)
2188 {
2189         struct drm_display_mode *mode;
2190         struct detailed_pixel_timing *pt = &timing->data.pixel_data;
2191         unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2192         unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2193         unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2194         unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
2195         unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2196         unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
2197         unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
2198         unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
2199
2200         /* ignore tiny modes */
2201         if (hactive < 64 || vactive < 64)
2202                 return NULL;
2203
2204         if (pt->misc & DRM_EDID_PT_STEREO) {
2205                 DRM_DEBUG_KMS("stereo mode not supported\n");
2206                 return NULL;
2207         }
2208         if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
2209                 DRM_DEBUG_KMS("composite sync not supported\n");
2210         }
2211
2212         /* it is incorrect if hsync/vsync width is zero */
2213         if (!hsync_pulse_width || !vsync_pulse_width) {
2214                 DRM_DEBUG_KMS("Incorrect Detailed timing. "
2215                                 "Wrong Hsync/Vsync pulse width\n");
2216                 return NULL;
2217         }
2218
2219         if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2220                 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2221                 if (!mode)
2222                         return NULL;
2223
2224                 goto set_size;
2225         }
2226
2227         mode = drm_mode_create(dev);
2228         if (!mode)
2229                 return NULL;
2230
2231         if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
2232                 timing->pixel_clock = cpu_to_le16(1088);
2233
2234         mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
2235
2236         mode->hdisplay = hactive;
2237         mode->hsync_start = mode->hdisplay + hsync_offset;
2238         mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2239         mode->htotal = mode->hdisplay + hblank;
2240
2241         mode->vdisplay = vactive;
2242         mode->vsync_start = mode->vdisplay + vsync_offset;
2243         mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2244         mode->vtotal = mode->vdisplay + vblank;
2245
2246         /* Some EDIDs have bogus h/vtotal values */
2247         if (mode->hsync_end > mode->htotal)
2248                 mode->htotal = mode->hsync_end + 1;
2249         if (mode->vsync_end > mode->vtotal)
2250                 mode->vtotal = mode->vsync_end + 1;
2251
2252         drm_mode_do_interlace_quirk(mode, pt);
2253
2254         if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
2255                 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
2256         }
2257
2258         mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2259                 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2260         mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2261                 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
2262
2263 set_size:
2264         mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2265         mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
2266
2267         if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2268                 mode->width_mm *= 10;
2269                 mode->height_mm *= 10;
2270         }
2271
2272         if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2273                 mode->width_mm = edid->width_cm * 10;
2274                 mode->height_mm = edid->height_cm * 10;
2275         }
2276
2277         mode->type = DRM_MODE_TYPE_DRIVER;
2278         mode->vrefresh = drm_mode_vrefresh(mode);
2279         drm_mode_set_name(mode);
2280
2281         return mode;
2282 }
2283
2284 static bool
2285 mode_in_hsync_range(const struct drm_display_mode *mode,
2286                     struct edid *edid, u8 *t)
2287 {
2288         int hsync, hmin, hmax;
2289
2290         hmin = t[7];
2291         if (edid->revision >= 4)
2292             hmin += ((t[4] & 0x04) ? 255 : 0);
2293         hmax = t[8];
2294         if (edid->revision >= 4)
2295             hmax += ((t[4] & 0x08) ? 255 : 0);
2296         hsync = drm_mode_hsync(mode);
2297
2298         return (hsync <= hmax && hsync >= hmin);
2299 }
2300
2301 static bool
2302 mode_in_vsync_range(const struct drm_display_mode *mode,
2303                     struct edid *edid, u8 *t)
2304 {
2305         int vsync, vmin, vmax;
2306
2307         vmin = t[5];
2308         if (edid->revision >= 4)
2309             vmin += ((t[4] & 0x01) ? 255 : 0);
2310         vmax = t[6];
2311         if (edid->revision >= 4)
2312             vmax += ((t[4] & 0x02) ? 255 : 0);
2313         vsync = drm_mode_vrefresh(mode);
2314
2315         return (vsync <= vmax && vsync >= vmin);
2316 }
2317
2318 static u32
2319 range_pixel_clock(struct edid *edid, u8 *t)
2320 {
2321         /* unspecified */
2322         if (t[9] == 0 || t[9] == 255)
2323                 return 0;
2324
2325         /* 1.4 with CVT support gives us real precision, yay */
2326         if (edid->revision >= 4 && t[10] == 0x04)
2327                 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2328
2329         /* 1.3 is pathetic, so fuzz up a bit */
2330         return t[9] * 10000 + 5001;
2331 }
2332
2333 static bool
2334 mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
2335               struct detailed_timing *timing)
2336 {
2337         u32 max_clock;
2338         u8 *t = (u8 *)timing;
2339
2340         if (!mode_in_hsync_range(mode, edid, t))
2341                 return false;
2342
2343         if (!mode_in_vsync_range(mode, edid, t))
2344                 return false;
2345
2346         if ((max_clock = range_pixel_clock(edid, t)))
2347                 if (mode->clock > max_clock)
2348                         return false;
2349
2350         /* 1.4 max horizontal check */
2351         if (edid->revision >= 4 && t[10] == 0x04)
2352                 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2353                         return false;
2354
2355         if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2356                 return false;
2357
2358         return true;
2359 }
2360
2361 static bool valid_inferred_mode(const struct drm_connector *connector,
2362                                 const struct drm_display_mode *mode)
2363 {
2364         const struct drm_display_mode *m;
2365         bool ok = false;
2366
2367         list_for_each_entry(m, &connector->probed_modes, head) {
2368                 if (mode->hdisplay == m->hdisplay &&
2369                     mode->vdisplay == m->vdisplay &&
2370                     drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2371                         return false; /* duplicated */
2372                 if (mode->hdisplay <= m->hdisplay &&
2373                     mode->vdisplay <= m->vdisplay)
2374                         ok = true;
2375         }
2376         return ok;
2377 }
2378
2379 static int
2380 drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2381                         struct detailed_timing *timing)
2382 {
2383         int i, modes = 0;
2384         struct drm_display_mode *newmode;
2385         struct drm_device *dev = connector->dev;
2386
2387         for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
2388                 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2389                     valid_inferred_mode(connector, drm_dmt_modes + i)) {
2390                         newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2391                         if (newmode) {
2392                                 drm_mode_probed_add(connector, newmode);
2393                                 modes++;
2394                         }
2395                 }
2396         }
2397
2398         return modes;
2399 }
2400
2401 /* fix up 1366x768 mode from 1368x768;
2402  * GFT/CVT can't express 1366 width which isn't dividable by 8
2403  */
2404 void drm_mode_fixup_1366x768(struct drm_display_mode *mode)
2405 {
2406         if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2407                 mode->hdisplay = 1366;
2408                 mode->hsync_start--;
2409                 mode->hsync_end--;
2410                 drm_mode_set_name(mode);
2411         }
2412 }
2413
2414 static int
2415 drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2416                         struct detailed_timing *timing)
2417 {
2418         int i, modes = 0;
2419         struct drm_display_mode *newmode;
2420         struct drm_device *dev = connector->dev;
2421
2422         for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
2423                 const struct minimode *m = &extra_modes[i];
2424                 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
2425                 if (!newmode)
2426                         return modes;
2427
2428                 drm_mode_fixup_1366x768(newmode);
2429                 if (!mode_in_range(newmode, edid, timing) ||
2430                     !valid_inferred_mode(connector, newmode)) {
2431                         drm_mode_destroy(dev, newmode);
2432                         continue;
2433                 }
2434
2435                 drm_mode_probed_add(connector, newmode);
2436                 modes++;
2437         }
2438
2439         return modes;
2440 }
2441
2442 static int
2443 drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2444                         struct detailed_timing *timing)
2445 {
2446         int i, modes = 0;
2447         struct drm_display_mode *newmode;
2448         struct drm_device *dev = connector->dev;
2449         bool rb = drm_monitor_supports_rb(edid);
2450
2451         for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
2452                 const struct minimode *m = &extra_modes[i];
2453                 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
2454                 if (!newmode)
2455                         return modes;
2456
2457                 drm_mode_fixup_1366x768(newmode);
2458                 if (!mode_in_range(newmode, edid, timing) ||
2459                     !valid_inferred_mode(connector, newmode)) {
2460                         drm_mode_destroy(dev, newmode);
2461                         continue;
2462                 }
2463
2464                 drm_mode_probed_add(connector, newmode);
2465                 modes++;
2466         }
2467
2468         return modes;
2469 }
2470
2471 static void
2472 do_inferred_modes(struct detailed_timing *timing, void *c)
2473 {
2474         struct detailed_mode_closure *closure = c;
2475         struct detailed_non_pixel *data = &timing->data.other_data;
2476         struct detailed_data_monitor_range *range = &data->data.range;
2477
2478         if (data->type != EDID_DETAIL_MONITOR_RANGE)
2479                 return;
2480
2481         closure->modes += drm_dmt_modes_for_range(closure->connector,
2482                                                   closure->edid,
2483                                                   timing);
2484         
2485         if (!version_greater(closure->edid, 1, 1))
2486                 return; /* GTF not defined yet */
2487
2488         switch (range->flags) {
2489         case 0x02: /* secondary gtf, XXX could do more */
2490         case 0x00: /* default gtf */
2491                 closure->modes += drm_gtf_modes_for_range(closure->connector,
2492                                                           closure->edid,
2493                                                           timing);
2494                 break;
2495         case 0x04: /* cvt, only in 1.4+ */
2496                 if (!version_greater(closure->edid, 1, 3))
2497                         break;
2498
2499                 closure->modes += drm_cvt_modes_for_range(closure->connector,
2500                                                           closure->edid,
2501                                                           timing);
2502                 break;
2503         case 0x01: /* just the ranges, no formula */
2504         default:
2505                 break;
2506         }
2507 }
2508
2509 static int
2510 add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2511 {
2512         struct detailed_mode_closure closure = {
2513                 .connector = connector,
2514                 .edid = edid,
2515         };
2516
2517         if (version_greater(edid, 1, 0))
2518                 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2519                                             &closure);
2520
2521         return closure.modes;
2522 }
2523
2524 static int
2525 drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2526 {
2527         int i, j, m, modes = 0;
2528         struct drm_display_mode *mode;
2529         u8 *est = ((u8 *)timing) + 6;
2530
2531         for (i = 0; i < 6; i++) {
2532                 for (j = 7; j >= 0; j--) {
2533                         m = (i * 8) + (7 - j);
2534                         if (m >= ARRAY_SIZE(est3_modes))
2535                                 break;
2536                         if (est[i] & (1 << j)) {
2537                                 mode = drm_mode_find_dmt(connector->dev,
2538                                                          est3_modes[m].w,
2539                                                          est3_modes[m].h,
2540                                                          est3_modes[m].r,
2541                                                          est3_modes[m].rb);
2542                                 if (mode) {
2543                                         drm_mode_probed_add(connector, mode);
2544                                         modes++;
2545                                 }
2546                         }
2547                 }
2548         }
2549
2550         return modes;
2551 }
2552
2553 static void
2554 do_established_modes(struct detailed_timing *timing, void *c)
2555 {
2556         struct detailed_mode_closure *closure = c;
2557         struct detailed_non_pixel *data = &timing->data.other_data;
2558
2559         if (data->type == EDID_DETAIL_EST_TIMINGS)
2560                 closure->modes += drm_est3_modes(closure->connector, timing);
2561 }
2562
2563 /**
2564  * add_established_modes - get est. modes from EDID and add them
2565  * @connector: connector to add mode(s) to
2566  * @edid: EDID block to scan
2567  *
2568  * Each EDID block contains a bitmap of the supported "established modes" list
2569  * (defined above).  Tease them out and add them to the global modes list.
2570  */
2571 static int
2572 add_established_modes(struct drm_connector *connector, struct edid *edid)
2573 {
2574         struct drm_device *dev = connector->dev;
2575         unsigned long est_bits = edid->established_timings.t1 |
2576                 (edid->established_timings.t2 << 8) |
2577                 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2578         int i, modes = 0;
2579         struct detailed_mode_closure closure = {
2580                 .connector = connector,
2581                 .edid = edid,
2582         };
2583
2584         for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2585                 if (est_bits & (1<<i)) {
2586                         struct drm_display_mode *newmode;
2587                         newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2588                         if (newmode) {
2589                                 drm_mode_probed_add(connector, newmode);
2590                                 modes++;
2591                         }
2592                 }
2593         }
2594
2595         if (version_greater(edid, 1, 0))
2596                     drm_for_each_detailed_block((u8 *)edid,
2597                                                 do_established_modes, &closure);
2598
2599         return modes + closure.modes;
2600 }
2601
2602 static void
2603 do_standard_modes(struct detailed_timing *timing, void *c)
2604 {
2605         struct detailed_mode_closure *closure = c;
2606         struct detailed_non_pixel *data = &timing->data.other_data;
2607         struct drm_connector *connector = closure->connector;
2608         struct edid *edid = closure->edid;
2609
2610         if (data->type == EDID_DETAIL_STD_MODES) {
2611                 int i;
2612                 for (i = 0; i < 6; i++) {
2613                         struct std_timing *std;
2614                         struct drm_display_mode *newmode;
2615
2616                         std = &data->data.timings[i];
2617                         newmode = drm_mode_std(connector, edid, std);
2618                         if (newmode) {
2619                                 drm_mode_probed_add(connector, newmode);
2620                                 closure->modes++;
2621                         }
2622                 }
2623         }
2624 }
2625
2626 /**
2627  * add_standard_modes - get std. modes from EDID and add them
2628  * @connector: connector to add mode(s) to
2629  * @edid: EDID block to scan
2630  *
2631  * Standard modes can be calculated using the appropriate standard (DMT,
2632  * GTF or CVT. Grab them from @edid and add them to the list.
2633  */
2634 static int
2635 add_standard_modes(struct drm_connector *connector, struct edid *edid)
2636 {
2637         int i, modes = 0;
2638         struct detailed_mode_closure closure = {
2639                 .connector = connector,
2640                 .edid = edid,
2641         };
2642
2643         for (i = 0; i < EDID_STD_TIMINGS; i++) {
2644                 struct drm_display_mode *newmode;
2645
2646                 newmode = drm_mode_std(connector, edid,
2647                                        &edid->standard_timings[i]);
2648                 if (newmode) {
2649                         drm_mode_probed_add(connector, newmode);
2650                         modes++;
2651                 }
2652         }
2653
2654         if (version_greater(edid, 1, 0))
2655                 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2656                                             &closure);
2657
2658         /* XXX should also look for standard codes in VTB blocks */
2659
2660         return modes + closure.modes;
2661 }
2662
2663 static int drm_cvt_modes(struct drm_connector *connector,
2664                          struct detailed_timing *timing)
2665 {
2666         int i, j, modes = 0;
2667         struct drm_display_mode *newmode;
2668         struct drm_device *dev = connector->dev;
2669         struct cvt_timing *cvt;
2670         const int rates[] = { 60, 85, 75, 60, 50 };
2671         const u8 empty[3] = { 0, 0, 0 };
2672
2673         for (i = 0; i < 4; i++) {
2674                 int uninitialized_var(width), height;
2675                 cvt = &(timing->data.other_data.data.cvt[i]);
2676
2677                 if (!memcmp(cvt->code, empty, 3))
2678                         continue;
2679
2680                 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
2681                 switch (cvt->code[1] & 0x0c) {
2682                 case 0x00:
2683                         width = height * 4 / 3;
2684                         break;
2685                 case 0x04:
2686                         width = height * 16 / 9;
2687                         break;
2688                 case 0x08:
2689                         width = height * 16 / 10;
2690                         break;
2691                 case 0x0c:
2692                         width = height * 15 / 9;
2693                         break;
2694                 }
2695
2696                 for (j = 1; j < 5; j++) {
2697                         if (cvt->code[2] & (1 << j)) {
2698                                 newmode = drm_cvt_mode(dev, width, height,
2699                                                        rates[j], j == 0,
2700                                                        false, false);
2701                                 if (newmode) {
2702                                         drm_mode_probed_add(connector, newmode);
2703                                         modes++;
2704                                 }
2705                         }
2706                 }
2707         }
2708
2709         return modes;
2710 }
2711
2712 static void
2713 do_cvt_mode(struct detailed_timing *timing, void *c)
2714 {
2715         struct detailed_mode_closure *closure = c;
2716         struct detailed_non_pixel *data = &timing->data.other_data;
2717
2718         if (data->type == EDID_DETAIL_CVT_3BYTE)
2719                 closure->modes += drm_cvt_modes(closure->connector, timing);
2720 }
2721
2722 static int
2723 add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2724 {       
2725         struct detailed_mode_closure closure = {
2726                 .connector = connector,
2727                 .edid = edid,
2728         };
2729
2730         if (version_greater(edid, 1, 2))
2731                 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
2732
2733         /* XXX should also look for CVT codes in VTB blocks */
2734
2735         return closure.modes;
2736 }
2737
2738 static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
2739
2740 static void
2741 do_detailed_mode(struct detailed_timing *timing, void *c)
2742 {
2743         struct detailed_mode_closure *closure = c;
2744         struct drm_display_mode *newmode;
2745
2746         if (timing->pixel_clock) {
2747                 newmode = drm_mode_detailed(closure->connector->dev,
2748                                             closure->edid, timing,
2749                                             closure->quirks);
2750                 if (!newmode)
2751                         return;
2752
2753                 if (closure->preferred)
2754                         newmode->type |= DRM_MODE_TYPE_PREFERRED;
2755
2756                 /*
2757                  * Detailed modes are limited to 10kHz pixel clock resolution,
2758                  * so fix up anything that looks like CEA/HDMI mode, but the clock
2759                  * is just slightly off.
2760                  */
2761                 fixup_detailed_cea_mode_clock(newmode);
2762
2763                 drm_mode_probed_add(closure->connector, newmode);
2764                 closure->modes++;
2765                 closure->preferred = 0;
2766         }
2767 }
2768
2769 /*
2770  * add_detailed_modes - Add modes from detailed timings
2771  * @connector: attached connector
2772  * @edid: EDID block to scan
2773  * @quirks: quirks to apply
2774  */
2775 static int
2776 add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2777                    u32 quirks)
2778 {
2779         struct detailed_mode_closure closure = {
2780                 .connector = connector,
2781                 .edid = edid,
2782                 .preferred = 1,
2783                 .quirks = quirks,
2784         };
2785
2786         if (closure.preferred && !version_greater(edid, 1, 3))
2787                 closure.preferred =
2788                     (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
2789
2790         drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
2791
2792         return closure.modes;
2793 }
2794
2795 #define AUDIO_BLOCK     0x01
2796 #define VIDEO_BLOCK     0x02
2797 #define VENDOR_BLOCK    0x03
2798 #define SPEAKER_BLOCK   0x04
2799 #define USE_EXTENDED_TAG 0x07
2800 #define EXT_VIDEO_CAPABILITY_BLOCK 0x00
2801 #define EXT_VIDEO_DATA_BLOCK_420        0x0E
2802 #define EXT_VIDEO_CAP_BLOCK_Y420CMDB 0x0F
2803 #define EDID_BASIC_AUDIO        (1 << 6)
2804 #define EDID_CEA_YCRCB444       (1 << 5)
2805 #define EDID_CEA_YCRCB422       (1 << 4)
2806 #define EDID_CEA_VCDB_QS        (1 << 6)
2807
2808 /*
2809  * Search EDID for CEA extension block.
2810  */
2811 static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
2812 {
2813         u8 *edid_ext = NULL;
2814         int i;
2815
2816         /* No EDID or EDID extensions */
2817         if (edid == NULL || edid->extensions == 0)
2818                 return NULL;
2819
2820         /* Find CEA extension */
2821         for (i = 0; i < edid->extensions; i++) {
2822                 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
2823                 if (edid_ext[0] == ext_id)
2824                         break;
2825         }
2826
2827         if (i == edid->extensions)
2828                 return NULL;
2829
2830         return edid_ext;
2831 }
2832
2833 static u8 *drm_find_cea_extension(struct edid *edid)
2834 {
2835         return drm_find_edid_extension(edid, CEA_EXT);
2836 }
2837
2838 static u8 *drm_find_displayid_extension(struct edid *edid)
2839 {
2840         return drm_find_edid_extension(edid, DISPLAYID_EXT);
2841 }
2842
2843 /*
2844  * Calculate the alternate clock for the CEA mode
2845  * (60Hz vs. 59.94Hz etc.)
2846  */
2847 static unsigned int
2848 cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2849 {
2850         unsigned int clock = cea_mode->clock;
2851
2852         if (cea_mode->vrefresh % 6 != 0)
2853                 return clock;
2854
2855         /*
2856          * edid_cea_modes contains the 59.94Hz
2857          * variant for 240 and 480 line modes,
2858          * and the 60Hz variant otherwise.
2859          */
2860         if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
2861                 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
2862         else
2863                 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
2864
2865         return clock;
2866 }
2867
2868 static bool
2869 cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode)
2870 {
2871         /*
2872          * For certain VICs the spec allows the vertical
2873          * front porch to vary by one or two lines.
2874          *
2875          * cea_modes[] stores the variant with the shortest
2876          * vertical front porch. We can adjust the mode to
2877          * get the other variants by simply increasing the
2878          * vertical front porch length.
2879          */
2880         BUILD_BUG_ON(edid_cea_modes[8].vtotal != 262 ||
2881                      edid_cea_modes[9].vtotal != 262 ||
2882                      edid_cea_modes[12].vtotal != 262 ||
2883                      edid_cea_modes[13].vtotal != 262 ||
2884                      edid_cea_modes[23].vtotal != 312 ||
2885                      edid_cea_modes[24].vtotal != 312 ||
2886                      edid_cea_modes[27].vtotal != 312 ||
2887                      edid_cea_modes[28].vtotal != 312);
2888
2889         if (((vic == 8 || vic == 9 ||
2890               vic == 12 || vic == 13) && mode->vtotal < 263) ||
2891             ((vic == 23 || vic == 24 ||
2892               vic == 27 || vic == 28) && mode->vtotal < 314)) {
2893                 mode->vsync_start++;
2894                 mode->vsync_end++;
2895                 mode->vtotal++;
2896
2897                 return true;
2898         }
2899
2900         return false;
2901 }
2902
2903 static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
2904                                              unsigned int clock_tolerance)
2905 {
2906         u8 vic;
2907
2908         if (!to_match->clock)
2909                 return 0;
2910
2911         for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2912                 struct drm_display_mode cea_mode = edid_cea_modes[vic];
2913                 unsigned int clock1, clock2;
2914
2915                 /* Check both 60Hz and 59.94Hz */
2916                 clock1 = cea_mode.clock;
2917                 clock2 = cea_mode_alternate_clock(&cea_mode);
2918
2919                 if (abs(to_match->clock - clock1) > clock_tolerance &&
2920                     abs(to_match->clock - clock2) > clock_tolerance)
2921                         continue;
2922
2923                 do {
2924                         if (drm_mode_equal_no_clocks_no_stereo(to_match, &cea_mode))
2925                                 return vic;
2926                 } while (cea_mode_alternate_timings(vic, &cea_mode));
2927         }
2928
2929         return 0;
2930 }
2931
2932 /**
2933  * drm_match_cea_mode - look for a CEA mode matching given mode
2934  * @to_match: display mode
2935  *
2936  * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
2937  * mode.
2938  */
2939 u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
2940 {
2941         u8 vic;
2942
2943         if (!to_match->clock)
2944                 return 0;
2945
2946         for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2947                 struct drm_display_mode cea_mode = edid_cea_modes[vic];
2948                 unsigned int clock1, clock2;
2949
2950                 /* Check both 60Hz and 59.94Hz */
2951                 clock1 = cea_mode.clock;
2952                 clock2 = cea_mode_alternate_clock(&cea_mode);
2953
2954                 if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) &&
2955                     KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2))
2956                         continue;
2957
2958                 do {
2959                         if (drm_mode_equal_no_clocks_no_stereo(to_match, &cea_mode))
2960                                 return vic;
2961                 } while (cea_mode_alternate_timings(vic, &cea_mode));
2962         }
2963
2964         return 0;
2965 }
2966 EXPORT_SYMBOL(drm_match_cea_mode);
2967
2968 static bool drm_valid_cea_vic(u8 vic)
2969 {
2970         return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
2971 }
2972
2973 /**
2974  * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
2975  * the input VIC from the CEA mode list
2976  * @video_code: ID given to each of the CEA modes
2977  *
2978  * Returns picture aspect ratio
2979  */
2980 enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2981 {
2982         return edid_cea_modes[video_code].picture_aspect_ratio;
2983 }
2984 EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2985
2986 /*
2987  * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2988  * specific block).
2989  *
2990  * It's almost like cea_mode_alternate_clock(), we just need to add an
2991  * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2992  * one.
2993  */
2994 static unsigned int
2995 hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2996 {
2997         if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2998                 return hdmi_mode->clock;
2999
3000         return cea_mode_alternate_clock(hdmi_mode);
3001 }
3002
3003 static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
3004                                               unsigned int clock_tolerance)
3005 {
3006         u8 vic;
3007
3008         if (!to_match->clock)
3009                 return 0;
3010
3011         for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3012                 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
3013                 unsigned int clock1, clock2;
3014
3015                 /* Make sure to also match alternate clocks */
3016                 clock1 = hdmi_mode->clock;
3017                 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3018
3019                 if (abs(to_match->clock - clock1) > clock_tolerance &&
3020                     abs(to_match->clock - clock2) > clock_tolerance)
3021                         continue;
3022
3023                 if (drm_mode_equal_no_clocks(to_match, hdmi_mode))
3024                         return vic;
3025         }
3026
3027         return 0;
3028 }
3029
3030 /*
3031  * drm_match_hdmi_mode - look for a HDMI mode matching given mode
3032  * @to_match: display mode
3033  *
3034  * An HDMI mode is one defined in the HDMI vendor specific block.
3035  *
3036  * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
3037  */
3038 static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
3039 {
3040         u8 vic;
3041
3042         if (!to_match->clock)
3043                 return 0;
3044
3045         for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3046                 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
3047                 unsigned int clock1, clock2;
3048
3049                 /* Make sure to also match alternate clocks */
3050                 clock1 = hdmi_mode->clock;
3051                 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3052
3053                 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
3054                      KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
3055                     drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
3056                         return vic;
3057         }
3058         return 0;
3059 }
3060
3061 static bool drm_valid_hdmi_vic(u8 vic)
3062 {
3063         return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
3064 }
3065
3066 static int
3067 add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
3068 {
3069         struct drm_device *dev = connector->dev;
3070         struct drm_display_mode *mode, *tmp;
3071         LIST_HEAD(list);
3072         int modes = 0;
3073
3074         /* Don't add CEA modes if the CEA extension block is missing */
3075         if (!drm_find_cea_extension(edid))
3076                 return 0;
3077
3078         /*
3079          * Go through all probed modes and create a new mode
3080          * with the alternate clock for certain CEA modes.
3081          */
3082         list_for_each_entry(mode, &connector->probed_modes, head) {
3083                 const struct drm_display_mode *cea_mode = NULL;
3084                 struct drm_display_mode *newmode;
3085                 u8 vic = drm_match_cea_mode(mode);
3086                 unsigned int clock1, clock2;
3087
3088                 if (drm_valid_cea_vic(vic)) {
3089                         cea_mode = &edid_cea_modes[vic];
3090                         clock2 = cea_mode_alternate_clock(cea_mode);
3091                 } else {
3092                         vic = drm_match_hdmi_mode(mode);
3093                         if (drm_valid_hdmi_vic(vic)) {
3094                                 cea_mode = &edid_4k_modes[vic];
3095                                 clock2 = hdmi_mode_alternate_clock(cea_mode);
3096                         }
3097                 }
3098
3099                 if (!cea_mode)
3100                         continue;
3101
3102                 clock1 = cea_mode->clock;
3103
3104                 if (clock1 == clock2)
3105                         continue;
3106
3107                 if (mode->clock != clock1 && mode->clock != clock2)
3108                         continue;
3109
3110                 newmode = drm_mode_duplicate(dev, cea_mode);
3111                 if (!newmode)
3112                         continue;
3113
3114                 /* Carry over the stereo flags */
3115                 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3116
3117                 /*
3118                  * The current mode could be either variant. Make
3119                  * sure to pick the "other" clock for the new mode.
3120                  */
3121                 if (mode->clock != clock1)
3122                         newmode->clock = clock1;
3123                 else
3124                         newmode->clock = clock2;
3125
3126                 list_add_tail(&newmode->head, &list);
3127         }
3128
3129         list_for_each_entry_safe(mode, tmp, &list, head) {
3130                 list_del(&mode->head);
3131                 drm_mode_probed_add(connector, mode);
3132                 modes++;
3133         }
3134
3135         return modes;
3136 }
3137
3138 static u8 svd_to_vic(u8 svd)
3139 {
3140         /* 0-6 bit vic, 7th bit native mode indicator */
3141         if ((svd >= 1 &&  svd <= 64) || (svd >= 129 && svd <= 192))
3142                 return svd & 127;
3143
3144         return svd;
3145 }
3146
3147 static struct drm_display_mode *
3148 drm_display_mode_from_vic_index(struct drm_connector *connector,
3149                                 const u8 *video_db, u8 video_len,
3150                                 u8 video_index)
3151 {
3152         struct drm_device *dev = connector->dev;
3153         struct drm_display_mode *newmode;
3154         u8 vic;
3155
3156         if (video_db == NULL || video_index >= video_len)
3157                 return NULL;
3158
3159         /* CEA modes are numbered 1..127 */
3160         vic = svd_to_vic(video_db[video_index]);
3161         if (!drm_valid_cea_vic(vic))
3162                 return NULL;
3163
3164         newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
3165         if (!newmode)
3166                 return NULL;
3167
3168         newmode->vrefresh = 0;
3169
3170         return newmode;
3171 }
3172
3173 /*
3174  * do_y420vdb_modes - Parse YCBCR 420 only modes
3175  * @connector: connector corresponding to the HDMI sink
3176  * @svds: start of the data block of CEA YCBCR 420 VDB
3177  * @len: length of the CEA YCBCR 420 VDB
3178  *
3179  * Parse the CEA-861-F YCBCR 420 Video Data Block (Y420VDB)
3180  * which contains modes which can be supported in YCBCR 420
3181  * output format only.
3182  */
3183 static int do_y420vdb_modes(struct drm_connector *connector,
3184                             const u8 *svds, u8 svds_len)
3185 {
3186         int modes = 0, i;
3187         struct drm_device *dev = connector->dev;
3188         struct drm_display_info *info = &connector->display_info;
3189         struct drm_hdmi_info *hdmi = &info->hdmi;
3190
3191         for (i = 0; i < svds_len; i++) {
3192                 u8 vic = svd_to_vic(svds[i]);
3193                 struct drm_display_mode *newmode;
3194
3195                 if (!drm_valid_cea_vic(vic))
3196                         continue;
3197
3198                 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
3199                 if (!newmode)
3200                         break;
3201                 bitmap_set(hdmi->y420_vdb_modes, vic, 1);
3202                 drm_mode_probed_add(connector, newmode);
3203                 modes++;
3204         }
3205
3206<